xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context.S (revision d20052f33a3ee4ed7e72e6b0aab609a4db06570e)
1532ed618SSoby Mathew/*
20ce220afSJayanth Dodderi Chidanand * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew */
6532ed618SSoby Mathew
7532ed618SSoby Mathew#include <arch.h>
8532ed618SSoby Mathew#include <asm_macros.S>
9bb9549baSJan Dabros#include <assert_macros.S>
10532ed618SSoby Mathew#include <context.h>
113b8456bdSManish V Badarkhe#include <el3_common_macros.S>
12532ed618SSoby Mathew
1328f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS
14*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_common
15*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_common
16*d20052f3SZelalem Aweke#if ENABLE_SPE_FOR_LOWER_ELS
17*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_spe
18*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_spe
19*d20052f3SZelalem Aweke#endif /* ENABLE_SPE_FOR_LOWER_ELS */
20*d20052f3SZelalem Aweke#if CTX_INCLUDE_MTE_REGS
21*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_mte
22*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_mte
23*d20052f3SZelalem Aweke#endif /* CTX_INCLUDE_MTE_REGS */
24*d20052f3SZelalem Aweke#if ENABLE_MPAM_FOR_LOWER_ELS
25*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_mpam
26*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_mpam
27*d20052f3SZelalem Aweke#endif /* ENABLE_MPAM_FOR_LOWER_ELS */
28*d20052f3SZelalem Aweke#if ENABLE_FEAT_FGT
29*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_fgt
30*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_fgt
31*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_FGT */
32*d20052f3SZelalem Aweke#if ENABLE_FEAT_ECV
33*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_ecv
34*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_ecv
35*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_ECV */
36*d20052f3SZelalem Aweke#if ENABLE_FEAT_VHE
37*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_vhe
38*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_vhe
39*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_VHE */
40*d20052f3SZelalem Aweke#if RAS_EXTENSION
41*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_ras
42*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_ras
43*d20052f3SZelalem Aweke#endif /* RAS_EXTENSION */
44*d20052f3SZelalem Aweke#if CTX_INCLUDE_NEVE_REGS
45*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_nv2
46*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_nv2
47*d20052f3SZelalem Aweke#endif /* CTX_INCLUDE_NEVE_REGS */
48*d20052f3SZelalem Aweke#if ENABLE_TRF_FOR_NS
49*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_trf
50*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_trf
51*d20052f3SZelalem Aweke#endif /* ENABLE_TRF_FOR_NS */
52*d20052f3SZelalem Aweke#if ENABLE_FEAT_CSV2_2
53*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_csv2
54*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_csv2
55*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_CSV2_2 */
56*d20052f3SZelalem Aweke#if ENABLE_FEAT_HCX
57*d20052f3SZelalem Aweke	.global	el2_sysregs_context_save_hcx
58*d20052f3SZelalem Aweke	.global	el2_sysregs_context_restore_hcx
59*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_HCX */
600ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_EL2_REGS */
6128f39f02SMax Shvetsov
62532ed618SSoby Mathew	.global	el1_sysregs_context_save
63532ed618SSoby Mathew	.global	el1_sysregs_context_restore
64532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
65532ed618SSoby Mathew	.global	fpregs_context_save
66532ed618SSoby Mathew	.global	fpregs_context_restore
670ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_FPREGS */
6897215e0fSDaniel Boulby	.global	prepare_el3_entry
69ed108b56SAlexei Fedorov	.global	restore_gp_pmcr_pauth_regs
703b8456bdSManish V Badarkhe	.global save_and_update_ptw_el1_sys_regs
71532ed618SSoby Mathew	.global	el3_exit
72532ed618SSoby Mathew
7328f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS
7428f39f02SMax Shvetsov
7528f39f02SMax Shvetsov/* -----------------------------------------------------
76*d20052f3SZelalem Aweke * The following functions strictly follow the AArch64
77a7cf2743SMax Shvetsov * PCS to use x9-x16 (temporary caller-saved registers)
78*d20052f3SZelalem Aweke * to save/restore EL2 system register context.
79*d20052f3SZelalem Aweke * el2_sysregs_context_save/restore_common functions
80*d20052f3SZelalem Aweke * save and restore registers that are common to all
81*d20052f3SZelalem Aweke * configurations. The rest of the functions save and
82*d20052f3SZelalem Aweke * restore EL2 system registers that are present when a
83*d20052f3SZelalem Aweke * particular feature is enabled. All functions assume
84*d20052f3SZelalem Aweke * that 'x0' is pointing to a 'el2_sys_regs' structure
85*d20052f3SZelalem Aweke * where the register context will be saved/restored.
862825946eSMax Shvetsov *
872825946eSMax Shvetsov * The following registers are not added.
882825946eSMax Shvetsov * AMEVCNTVOFF0<n>_EL2
892825946eSMax Shvetsov * AMEVCNTVOFF1<n>_EL2
902825946eSMax Shvetsov * ICH_AP0R<n>_EL2
912825946eSMax Shvetsov * ICH_AP1R<n>_EL2
922825946eSMax Shvetsov * ICH_LR<n>_EL2
9328f39f02SMax Shvetsov * -----------------------------------------------------
9428f39f02SMax Shvetsov */
95*d20052f3SZelalem Awekefunc el2_sysregs_context_save_common
9628f39f02SMax Shvetsov	mrs	x9, actlr_el2
972825946eSMax Shvetsov	mrs	x10, afsr0_el2
982825946eSMax Shvetsov	stp	x9, x10, [x0, #CTX_ACTLR_EL2]
9928f39f02SMax Shvetsov
1002825946eSMax Shvetsov	mrs	x11, afsr1_el2
1012825946eSMax Shvetsov	mrs	x12, amair_el2
1022825946eSMax Shvetsov	stp	x11, x12, [x0, #CTX_AFSR1_EL2]
10328f39f02SMax Shvetsov
1042825946eSMax Shvetsov	mrs	x13, cnthctl_el2
105a7cf2743SMax Shvetsov	mrs	x14, cntvoff_el2
1062825946eSMax Shvetsov	stp	x13, x14, [x0, #CTX_CNTHCTL_EL2]
10728f39f02SMax Shvetsov
108a7cf2743SMax Shvetsov	mrs	x15, cptr_el2
109a7cf2743SMax Shvetsov	str	x15, [x0, #CTX_CPTR_EL2]
11028f39f02SMax Shvetsov
1110f777eabSArunachalam Ganapathy#if CTX_INCLUDE_AARCH32_REGS
112a7cf2743SMax Shvetsov	mrs	x16, dbgvcr32_el2
113a7cf2743SMax Shvetsov	str	x16, [x0, #CTX_DBGVCR32_EL2]
1140ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_AARCH32_REGS */
11528f39f02SMax Shvetsov
116a7cf2743SMax Shvetsov	mrs	x9, elr_el2
117a7cf2743SMax Shvetsov	mrs	x10, esr_el2
118a7cf2743SMax Shvetsov	stp	x9, x10, [x0, #CTX_ELR_EL2]
11928f39f02SMax Shvetsov
120a7cf2743SMax Shvetsov	mrs	x11, far_el2
121a7cf2743SMax Shvetsov	mrs	x12, hacr_el2
122a7cf2743SMax Shvetsov	stp	x11, x12, [x0, #CTX_FAR_EL2]
12328f39f02SMax Shvetsov
124a7cf2743SMax Shvetsov	mrs	x13, hcr_el2
125a7cf2743SMax Shvetsov	mrs	x14, hpfar_el2
126a7cf2743SMax Shvetsov	stp	x13, x14, [x0, #CTX_HCR_EL2]
12728f39f02SMax Shvetsov
128a7cf2743SMax Shvetsov	mrs	x15, hstr_el2
129a7cf2743SMax Shvetsov	mrs	x16, ICC_SRE_EL2
130a7cf2743SMax Shvetsov	stp	x15, x16, [x0, #CTX_HSTR_EL2]
13128f39f02SMax Shvetsov
132a7cf2743SMax Shvetsov	mrs	x9, ICH_HCR_EL2
133a7cf2743SMax Shvetsov	mrs	x10, ICH_VMCR_EL2
134a7cf2743SMax Shvetsov	stp	x9, x10, [x0, #CTX_ICH_HCR_EL2]
13528f39f02SMax Shvetsov
136a7cf2743SMax Shvetsov	mrs	x11, mair_el2
137a7cf2743SMax Shvetsov	mrs	x12, mdcr_el2
138a7cf2743SMax Shvetsov	stp	x11, x12, [x0, #CTX_MAIR_EL2]
139a7cf2743SMax Shvetsov
140a7cf2743SMax Shvetsov	mrs	x14, sctlr_el2
141a7cf2743SMax Shvetsov	str	x14, [x0, #CTX_SCTLR_EL2]
14228f39f02SMax Shvetsov
143a7cf2743SMax Shvetsov	mrs	x15, spsr_el2
144a7cf2743SMax Shvetsov	mrs	x16, sp_el2
145a7cf2743SMax Shvetsov	stp	x15, x16, [x0, #CTX_SPSR_EL2]
14628f39f02SMax Shvetsov
147a7cf2743SMax Shvetsov	mrs	x9, tcr_el2
148a7cf2743SMax Shvetsov	mrs	x10, tpidr_el2
149a7cf2743SMax Shvetsov	stp	x9, x10, [x0, #CTX_TCR_EL2]
15028f39f02SMax Shvetsov
151a7cf2743SMax Shvetsov	mrs	x11, ttbr0_el2
152a7cf2743SMax Shvetsov	mrs	x12, vbar_el2
153a7cf2743SMax Shvetsov	stp	x11, x12, [x0, #CTX_TTBR0_EL2]
15428f39f02SMax Shvetsov
155a7cf2743SMax Shvetsov	mrs	x13, vmpidr_el2
156a7cf2743SMax Shvetsov	mrs	x14, vpidr_el2
157a7cf2743SMax Shvetsov	stp	x13, x14, [x0, #CTX_VMPIDR_EL2]
15828f39f02SMax Shvetsov
159a7cf2743SMax Shvetsov	mrs	x15, vtcr_el2
160a7cf2743SMax Shvetsov	mrs	x16, vttbr_el2
161a7cf2743SMax Shvetsov	stp	x15, x16, [x0, #CTX_VTCR_EL2]
16228f39f02SMax Shvetsov	ret
163*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_common
16428f39f02SMax Shvetsov
165*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_common
1662825946eSMax Shvetsov	ldp	x9, x10, [x0, #CTX_ACTLR_EL2]
16728f39f02SMax Shvetsov	msr	actlr_el2, x9
1682825946eSMax Shvetsov	msr	afsr0_el2, x10
16928f39f02SMax Shvetsov
1702825946eSMax Shvetsov	ldp	x11, x12, [x0, #CTX_AFSR1_EL2]
1712825946eSMax Shvetsov	msr	afsr1_el2, x11
1722825946eSMax Shvetsov	msr	amair_el2, x12
17328f39f02SMax Shvetsov
1742825946eSMax Shvetsov	ldp	x13, x14, [x0, #CTX_CNTHCTL_EL2]
1752825946eSMax Shvetsov	msr	cnthctl_el2, x13
176a7cf2743SMax Shvetsov	msr	cntvoff_el2, x14
17728f39f02SMax Shvetsov
178a7cf2743SMax Shvetsov	ldr	x15, [x0, #CTX_CPTR_EL2]
179a7cf2743SMax Shvetsov	msr	cptr_el2, x15
18028f39f02SMax Shvetsov
1810f777eabSArunachalam Ganapathy#if CTX_INCLUDE_AARCH32_REGS
182a7cf2743SMax Shvetsov	ldr	x16, [x0, #CTX_DBGVCR32_EL2]
183a7cf2743SMax Shvetsov	msr	dbgvcr32_el2, x16
1840ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_AARCH32_REGS */
18528f39f02SMax Shvetsov
186a7cf2743SMax Shvetsov	ldp	x9, x10, [x0, #CTX_ELR_EL2]
187a7cf2743SMax Shvetsov	msr	elr_el2, x9
188a7cf2743SMax Shvetsov	msr	esr_el2, x10
18928f39f02SMax Shvetsov
190a7cf2743SMax Shvetsov	ldp	x11, x12, [x0, #CTX_FAR_EL2]
191a7cf2743SMax Shvetsov	msr	far_el2, x11
192a7cf2743SMax Shvetsov	msr	hacr_el2, x12
19328f39f02SMax Shvetsov
194a7cf2743SMax Shvetsov	ldp	x13, x14, [x0, #CTX_HCR_EL2]
195a7cf2743SMax Shvetsov	msr	hcr_el2, x13
196a7cf2743SMax Shvetsov	msr	hpfar_el2, x14
19728f39f02SMax Shvetsov
198a7cf2743SMax Shvetsov	ldp	x15, x16, [x0, #CTX_HSTR_EL2]
199a7cf2743SMax Shvetsov	msr	hstr_el2, x15
200a7cf2743SMax Shvetsov	msr	ICC_SRE_EL2, x16
20128f39f02SMax Shvetsov
202a7cf2743SMax Shvetsov	ldp	x9, x10, [x0, #CTX_ICH_HCR_EL2]
203a7cf2743SMax Shvetsov	msr	ICH_HCR_EL2, x9
204a7cf2743SMax Shvetsov	msr	ICH_VMCR_EL2, x10
205a7cf2743SMax Shvetsov
206a7cf2743SMax Shvetsov	ldp	x11, x12, [x0, #CTX_MAIR_EL2]
207a7cf2743SMax Shvetsov	msr	mair_el2, x11
208a7cf2743SMax Shvetsov	msr	mdcr_el2, x12
20928f39f02SMax Shvetsov
210a7cf2743SMax Shvetsov	ldr	x14, [x0, #CTX_SCTLR_EL2]
211a7cf2743SMax Shvetsov	msr	sctlr_el2, x14
21228f39f02SMax Shvetsov
213a7cf2743SMax Shvetsov	ldp	x15, x16, [x0, #CTX_SPSR_EL2]
214a7cf2743SMax Shvetsov	msr	spsr_el2, x15
215a7cf2743SMax Shvetsov	msr	sp_el2, x16
21628f39f02SMax Shvetsov
217a7cf2743SMax Shvetsov	ldp	x9, x10, [x0, #CTX_TCR_EL2]
218a7cf2743SMax Shvetsov	msr	tcr_el2, x9
219a7cf2743SMax Shvetsov	msr	tpidr_el2, x10
22028f39f02SMax Shvetsov
221a7cf2743SMax Shvetsov	ldp	x11, x12, [x0, #CTX_TTBR0_EL2]
222a7cf2743SMax Shvetsov	msr	ttbr0_el2, x11
223a7cf2743SMax Shvetsov	msr	vbar_el2, x12
22428f39f02SMax Shvetsov
225a7cf2743SMax Shvetsov	ldp	x13, x14, [x0, #CTX_VMPIDR_EL2]
226a7cf2743SMax Shvetsov	msr	vmpidr_el2, x13
227a7cf2743SMax Shvetsov	msr	vpidr_el2, x14
22828f39f02SMax Shvetsov
229a7cf2743SMax Shvetsov	ldp	x15, x16, [x0, #CTX_VTCR_EL2]
230a7cf2743SMax Shvetsov	msr	vtcr_el2, x15
231a7cf2743SMax Shvetsov	msr	vttbr_el2, x16
232*d20052f3SZelalem Aweke	ret
233*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_common
234*d20052f3SZelalem Aweke
235*d20052f3SZelalem Aweke#if ENABLE_SPE_FOR_LOWER_ELS
236*d20052f3SZelalem Awekefunc el2_sysregs_context_save_spe
237*d20052f3SZelalem Aweke	mrs	x13, PMSCR_EL2
238*d20052f3SZelalem Aweke	str	x13, [x0, #CTX_PMSCR_EL2]
239*d20052f3SZelalem Aweke	ret
240*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_spe
241*d20052f3SZelalem Aweke
242*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_spe
243*d20052f3SZelalem Aweke	ldr	x13, [x0, #CTX_PMSCR_EL2]
244*d20052f3SZelalem Aweke	msr	PMSCR_EL2, x13
245*d20052f3SZelalem Aweke	ret
246*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_spe
247*d20052f3SZelalem Aweke#endif /* ENABLE_SPE_FOR_LOWER_ELS */
24828f39f02SMax Shvetsov
2492825946eSMax Shvetsov#if CTX_INCLUDE_MTE_REGS
250*d20052f3SZelalem Awekefunc el2_sysregs_context_save_mte
251*d20052f3SZelalem Aweke	mrs	x9, TFSR_EL2
252*d20052f3SZelalem Aweke	str	x9, [x0, #CTX_TFSR_EL2]
253*d20052f3SZelalem Aweke	ret
254*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_mte
255*d20052f3SZelalem Aweke
256*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_mte
257fb2072b0SManish V Badarkhe	ldr	x9, [x0, #CTX_TFSR_EL2]
258fb2072b0SManish V Badarkhe	msr	TFSR_EL2, x9
259*d20052f3SZelalem Aweke	ret
260*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_mte
2610ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_MTE_REGS */
26228f39f02SMax Shvetsov
2632825946eSMax Shvetsov#if ENABLE_MPAM_FOR_LOWER_ELS
264*d20052f3SZelalem Awekefunc el2_sysregs_context_save_mpam
265*d20052f3SZelalem Aweke	mrs	x10, MPAM2_EL2
266*d20052f3SZelalem Aweke	str	x10, [x0, #CTX_MPAM2_EL2]
267*d20052f3SZelalem Aweke
268*d20052f3SZelalem Aweke	mrs	x11, MPAMHCR_EL2
269*d20052f3SZelalem Aweke	mrs	x12, MPAMVPM0_EL2
270*d20052f3SZelalem Aweke	stp	x11, x12, [x0, #CTX_MPAMHCR_EL2]
271*d20052f3SZelalem Aweke
272*d20052f3SZelalem Aweke	mrs	x13, MPAMVPM1_EL2
273*d20052f3SZelalem Aweke	mrs	x14, MPAMVPM2_EL2
274*d20052f3SZelalem Aweke	stp	x13, x14, [x0, #CTX_MPAMVPM1_EL2]
275*d20052f3SZelalem Aweke
276*d20052f3SZelalem Aweke	mrs	x15, MPAMVPM3_EL2
277*d20052f3SZelalem Aweke	mrs	x16, MPAMVPM4_EL2
278*d20052f3SZelalem Aweke	stp	x15, x16, [x0, #CTX_MPAMVPM3_EL2]
279*d20052f3SZelalem Aweke
280*d20052f3SZelalem Aweke	mrs	x9, MPAMVPM5_EL2
281*d20052f3SZelalem Aweke	mrs	x10, MPAMVPM6_EL2
282*d20052f3SZelalem Aweke	stp	x9, x10, [x0, #CTX_MPAMVPM5_EL2]
283*d20052f3SZelalem Aweke
284*d20052f3SZelalem Aweke	mrs	x11, MPAMVPM7_EL2
285*d20052f3SZelalem Aweke	mrs	x12, MPAMVPMV_EL2
286*d20052f3SZelalem Aweke	stp	x11, x12, [x0, #CTX_MPAMVPM7_EL2]
287*d20052f3SZelalem Aweke	ret
288*d20052f3SZelalem Awekeendfunc func el2_sysregs_context_save_mpam
289*d20052f3SZelalem Aweke
290*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_mpam
291a7cf2743SMax Shvetsov	ldr	x10, [x0, #CTX_MPAM2_EL2]
292fb2072b0SManish V Badarkhe	msr	MPAM2_EL2, x10
293a7cf2743SMax Shvetsov
294a7cf2743SMax Shvetsov	ldp	x11, x12, [x0, #CTX_MPAMHCR_EL2]
295fb2072b0SManish V Badarkhe	msr	MPAMHCR_EL2, x11
296fb2072b0SManish V Badarkhe	msr	MPAMVPM0_EL2, x12
297a7cf2743SMax Shvetsov
298a7cf2743SMax Shvetsov	ldp	x13, x14, [x0, #CTX_MPAMVPM1_EL2]
299fb2072b0SManish V Badarkhe	msr	MPAMVPM1_EL2, x13
300fb2072b0SManish V Badarkhe	msr	MPAMVPM2_EL2, x14
301a7cf2743SMax Shvetsov
302a7cf2743SMax Shvetsov	ldp	x15, x16, [x0, #CTX_MPAMVPM3_EL2]
303fb2072b0SManish V Badarkhe	msr	MPAMVPM3_EL2, x15
304fb2072b0SManish V Badarkhe	msr	MPAMVPM4_EL2, x16
3052825946eSMax Shvetsov
306a7cf2743SMax Shvetsov	ldp	x9, x10, [x0, #CTX_MPAMVPM5_EL2]
307a7cf2743SMax Shvetsov	msr	MPAMVPM5_EL2, x9
308a7cf2743SMax Shvetsov	msr	MPAMVPM6_EL2, x10
3092825946eSMax Shvetsov
310a7cf2743SMax Shvetsov	ldp	x11, x12, [x0, #CTX_MPAMVPM7_EL2]
311a7cf2743SMax Shvetsov	msr	MPAMVPM7_EL2, x11
312a7cf2743SMax Shvetsov	msr	MPAMVPMV_EL2, x12
313*d20052f3SZelalem Aweke	ret
314*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_mpam
3150ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_MPAM_FOR_LOWER_ELS */
3162825946eSMax Shvetsov
317f74cb0beSJayanth Dodderi Chidanand#if ENABLE_FEAT_FGT
318*d20052f3SZelalem Awekefunc el2_sysregs_context_save_fgt
319*d20052f3SZelalem Aweke	mrs	x13, HDFGRTR_EL2
320*d20052f3SZelalem Aweke#if ENABLE_FEAT_AMUv1
321*d20052f3SZelalem Aweke	mrs	x14, HAFGRTR_EL2
322*d20052f3SZelalem Aweke	stp	x13, x14, [x0, #CTX_HDFGRTR_EL2]
323*d20052f3SZelalem Aweke#else
324*d20052f3SZelalem Aweke	str	x13, [x0, #CTX_HDFGRTR_EL2]
325*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_AMUv1 */
326*d20052f3SZelalem Aweke	mrs	x15, HDFGWTR_EL2
327*d20052f3SZelalem Aweke	mrs	x16, HFGITR_EL2
328*d20052f3SZelalem Aweke	stp	x15, x16, [x0, #CTX_HDFGWTR_EL2]
329*d20052f3SZelalem Aweke
330*d20052f3SZelalem Aweke	mrs	x9, HFGRTR_EL2
331*d20052f3SZelalem Aweke	mrs	x10, HFGWTR_EL2
332*d20052f3SZelalem Aweke	stp	x9, x10, [x0, #CTX_HFGRTR_EL2]
333*d20052f3SZelalem Aweke	ret
334*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_fgt
335*d20052f3SZelalem Aweke
336*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_fgt
337f74cb0beSJayanth Dodderi Chidanand	#if ENABLE_FEAT_AMUv1
338f74cb0beSJayanth Dodderi Chidanand	ldp	x13, x14, [x0, #CTX_HDFGRTR_EL2]
339f74cb0beSJayanth Dodderi Chidanand	msr	HAFGRTR_EL2, x14
340f74cb0beSJayanth Dodderi Chidanand#else
341f74cb0beSJayanth Dodderi Chidanand	ldr	x13, [x0, #CTX_HDFGRTR_EL2]
3420ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_FEAT_AMUv1 */
343f74cb0beSJayanth Dodderi Chidanand	msr	HDFGRTR_EL2, x13
3442825946eSMax Shvetsov
345a7cf2743SMax Shvetsov	ldp	x15, x16, [x0, #CTX_HDFGWTR_EL2]
346a7cf2743SMax Shvetsov	msr	HDFGWTR_EL2, x15
347a7cf2743SMax Shvetsov	msr	HFGITR_EL2, x16
3482825946eSMax Shvetsov
349a7cf2743SMax Shvetsov	ldp	x9, x10, [x0, #CTX_HFGRTR_EL2]
350a7cf2743SMax Shvetsov	msr	HFGRTR_EL2, x9
351a7cf2743SMax Shvetsov	msr	HFGWTR_EL2, x10
352*d20052f3SZelalem Aweke	ret
353*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_fgt
3540ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_FEAT_FGT */
3552825946eSMax Shvetsov
356f74cb0beSJayanth Dodderi Chidanand#if ENABLE_FEAT_ECV
357*d20052f3SZelalem Awekefunc el2_sysregs_context_save_ecv
358*d20052f3SZelalem Aweke	mrs	x11, CNTPOFF_EL2
359*d20052f3SZelalem Aweke	str	x11, [x0, #CTX_CNTPOFF_EL2]
360*d20052f3SZelalem Aweke	ret
361*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_ecv
362*d20052f3SZelalem Aweke
363*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_ecv
364a7cf2743SMax Shvetsov	ldr	x11, [x0, #CTX_CNTPOFF_EL2]
365a7cf2743SMax Shvetsov	msr	CNTPOFF_EL2, x11
366*d20052f3SZelalem Aweke	ret
367*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_ecv
3680ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_FEAT_ECV */
3692825946eSMax Shvetsov
3700ce220afSJayanth Dodderi Chidanand#if ENABLE_FEAT_VHE
371*d20052f3SZelalem Awekefunc el2_sysregs_context_save_vhe
372*d20052f3SZelalem Aweke	/*
373*d20052f3SZelalem Aweke	 * CONTEXTIDR_EL2 register is saved only when FEAT_VHE or
374*d20052f3SZelalem Aweke	 * FEAT_Debugv8p2 (currently not in TF-A) is supported.
375*d20052f3SZelalem Aweke	 */
376*d20052f3SZelalem Aweke	mrs	x9, contextidr_el2
377*d20052f3SZelalem Aweke	mrs	x10, ttbr1_el2
378*d20052f3SZelalem Aweke	stp	x9, x10, [x0, #CTX_CONTEXTIDR_EL2]
379*d20052f3SZelalem Aweke	ret
380*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_vhe
381*d20052f3SZelalem Aweke
382*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_vhe
3830ce220afSJayanth Dodderi Chidanand	/*
3840ce220afSJayanth Dodderi Chidanand	 * CONTEXTIDR_EL2 register is restored only when FEAT_VHE or
3850ce220afSJayanth Dodderi Chidanand	 * FEAT_Debugv8p2 (currently not in TF-A) is supported.
3860ce220afSJayanth Dodderi Chidanand	 */
3870ce220afSJayanth Dodderi Chidanand	ldp	x9, x10, [x0, #CTX_CONTEXTIDR_EL2]
3880ce220afSJayanth Dodderi Chidanand	msr	contextidr_el2, x9
3890ce220afSJayanth Dodderi Chidanand	msr	ttbr1_el2, x10
390*d20052f3SZelalem Aweke	ret
391*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_vhe
3920ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_FEAT_VHE */
3932825946eSMax Shvetsov
3940ce220afSJayanth Dodderi Chidanand#if RAS_EXTENSION
395*d20052f3SZelalem Awekefunc el2_sysregs_context_save_ras
396*d20052f3SZelalem Aweke	/*
397*d20052f3SZelalem Aweke	 * VDISR_EL2 and VSESR_EL2 registers are saved only when
398*d20052f3SZelalem Aweke	 * FEAT_RAS is supported.
399*d20052f3SZelalem Aweke	 */
400*d20052f3SZelalem Aweke	mrs	x11, vdisr_el2
401*d20052f3SZelalem Aweke	mrs	x12, vsesr_el2
402*d20052f3SZelalem Aweke	stp	x11, x12, [x0, #CTX_VDISR_EL2]
403*d20052f3SZelalem Aweke	ret
404*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_ras
405*d20052f3SZelalem Aweke
406*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_ras
4070ce220afSJayanth Dodderi Chidanand	/*
4080ce220afSJayanth Dodderi Chidanand	 * VDISR_EL2 and VSESR_EL2 registers are restored only when FEAT_RAS
4090ce220afSJayanth Dodderi Chidanand	 * is supported.
4100ce220afSJayanth Dodderi Chidanand	 */
4110ce220afSJayanth Dodderi Chidanand	ldp	x11, x12, [x0, #CTX_VDISR_EL2]
4120ce220afSJayanth Dodderi Chidanand	msr	vdisr_el2, x11
4130ce220afSJayanth Dodderi Chidanand	msr	vsesr_el2, x12
414*d20052f3SZelalem Aweke	ret
415*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_ras
4160ce220afSJayanth Dodderi Chidanand#endif /* RAS_EXTENSION */
4170ce220afSJayanth Dodderi Chidanand
418062f8aafSArunachalam Ganapathy#if CTX_INCLUDE_NEVE_REGS
419*d20052f3SZelalem Awekefunc el2_sysregs_context_save_nv2
420*d20052f3SZelalem Aweke	/*
421*d20052f3SZelalem Aweke	 * VNCR_EL2 register is saved only when FEAT_NV2 is supported.
422*d20052f3SZelalem Aweke	 */
423*d20052f3SZelalem Aweke	mrs	x16, vncr_el2
424*d20052f3SZelalem Aweke	str	x16, [x0, #CTX_VNCR_EL2]
425*d20052f3SZelalem Aweke	ret
426*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_nv2
427*d20052f3SZelalem Aweke
428*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_nv2
4290ce220afSJayanth Dodderi Chidanand	/*
4300ce220afSJayanth Dodderi Chidanand	 * VNCR_EL2 register is restored only when FEAT_NV2 is supported.
4310ce220afSJayanth Dodderi Chidanand	 */
432a7cf2743SMax Shvetsov	ldr	x16, [x0, #CTX_VNCR_EL2]
433a7cf2743SMax Shvetsov	msr	vncr_el2, x16
434*d20052f3SZelalem Aweke	ret
435*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_nv2
4360ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_NEVE_REGS */
4372825946eSMax Shvetsov
4380ce220afSJayanth Dodderi Chidanand#if ENABLE_TRF_FOR_NS
439*d20052f3SZelalem Awekefunc el2_sysregs_context_save_trf
440*d20052f3SZelalem Aweke	/*
441*d20052f3SZelalem Aweke	 * TRFCR_EL2 register is saved only when FEAT_TRF is supported.
442*d20052f3SZelalem Aweke	 */
443*d20052f3SZelalem Aweke	mrs	x12, TRFCR_EL2
444*d20052f3SZelalem Aweke	str	x12, [x0, #CTX_TRFCR_EL2]
445*d20052f3SZelalem Aweke	ret
446*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_trf
447*d20052f3SZelalem Aweke
448*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_trf
4490ce220afSJayanth Dodderi Chidanand	/*
4500ce220afSJayanth Dodderi Chidanand	 * TRFCR_EL2 register is restored only when FEAT_TRF is supported.
4510ce220afSJayanth Dodderi Chidanand	 */
4520ce220afSJayanth Dodderi Chidanand	ldr	x12, [x0, #CTX_TRFCR_EL2]
453a7cf2743SMax Shvetsov	msr	TRFCR_EL2, x12
454*d20052f3SZelalem Aweke	ret
455*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_trf
4560ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_TRF_FOR_NS */
4572825946eSMax Shvetsov
4580ce220afSJayanth Dodderi Chidanand#if ENABLE_FEAT_CSV2_2
459*d20052f3SZelalem Awekefunc el2_sysregs_context_save_csv2
460*d20052f3SZelalem Aweke	/*
461*d20052f3SZelalem Aweke	 * SCXTNUM_EL2 register is saved only when FEAT_CSV2_2 is supported.
462*d20052f3SZelalem Aweke	 */
463*d20052f3SZelalem Aweke	mrs	x13, scxtnum_el2
464*d20052f3SZelalem Aweke	str	x13, [x0, #CTX_SCXTNUM_EL2]
465*d20052f3SZelalem Aweke	ret
466*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_csv2
467*d20052f3SZelalem Aweke
468*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_csv2
4690ce220afSJayanth Dodderi Chidanand	/*
4700ce220afSJayanth Dodderi Chidanand	 * SCXTNUM_EL2 register is restored only when FEAT_CSV2_2 is supported.
4710ce220afSJayanth Dodderi Chidanand	 */
472a7cf2743SMax Shvetsov	ldr	x13, [x0, #CTX_SCXTNUM_EL2]
473a7cf2743SMax Shvetsov	msr	scxtnum_el2, x13
474*d20052f3SZelalem Aweke	ret
475*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_csv2
4760ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_FEAT_CSV2_2 */
47728f39f02SMax Shvetsov
478cb4ec47bSjohpow01#if ENABLE_FEAT_HCX
479*d20052f3SZelalem Awekefunc el2_sysregs_context_save_hcx
480*d20052f3SZelalem Aweke	mrs	x14, hcrx_el2
481*d20052f3SZelalem Aweke	str	x14, [x0, #CTX_HCRX_EL2]
482*d20052f3SZelalem Aweke	ret
483*d20052f3SZelalem Awekeendfunc el2_sysregs_context_save_hcx
484*d20052f3SZelalem Aweke
485*d20052f3SZelalem Awekefunc el2_sysregs_context_restore_hcx
486cb4ec47bSjohpow01	ldr	x14, [x0, #CTX_HCRX_EL2]
487cb4ec47bSjohpow01	msr	hcrx_el2, x14
48828f39f02SMax Shvetsov	ret
489*d20052f3SZelalem Awekeendfunc el2_sysregs_context_restore_hcx
490*d20052f3SZelalem Aweke#endif /* ENABLE_FEAT_HCX */
49128f39f02SMax Shvetsov#endif /* CTX_INCLUDE_EL2_REGS */
49228f39f02SMax Shvetsov
493ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
494ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use
495ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to save EL1 system
496ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a
497ed108b56SAlexei Fedorov * 'el1_sys_regs' structure where the register context will be saved.
498ed108b56SAlexei Fedorov * ------------------------------------------------------------------
499532ed618SSoby Mathew */
500532ed618SSoby Mathewfunc el1_sysregs_context_save
501532ed618SSoby Mathew
502532ed618SSoby Mathew	mrs	x9, spsr_el1
503532ed618SSoby Mathew	mrs	x10, elr_el1
504532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_SPSR_EL1]
505532ed618SSoby Mathew
5063b8456bdSManish V Badarkhe#if !ERRATA_SPECULATIVE_AT
507532ed618SSoby Mathew	mrs	x15, sctlr_el1
508cb55615cSManish V Badarkhe	mrs	x16, tcr_el1
509532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_SCTLR_EL1]
5100ce220afSJayanth Dodderi Chidanand#endif /* ERRATA_SPECULATIVE_AT */
511532ed618SSoby Mathew
512532ed618SSoby Mathew	mrs	x17, cpacr_el1
513532ed618SSoby Mathew	mrs	x9, csselr_el1
514532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CPACR_EL1]
515532ed618SSoby Mathew
516532ed618SSoby Mathew	mrs	x10, sp_el1
517532ed618SSoby Mathew	mrs	x11, esr_el1
518532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_SP_EL1]
519532ed618SSoby Mathew
520532ed618SSoby Mathew	mrs	x12, ttbr0_el1
521532ed618SSoby Mathew	mrs	x13, ttbr1_el1
522532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_TTBR0_EL1]
523532ed618SSoby Mathew
524532ed618SSoby Mathew	mrs	x14, mair_el1
525532ed618SSoby Mathew	mrs	x15, amair_el1
526532ed618SSoby Mathew	stp	x14, x15, [x0, #CTX_MAIR_EL1]
527532ed618SSoby Mathew
528cb55615cSManish V Badarkhe	mrs	x16, actlr_el1
529532ed618SSoby Mathew	mrs	x17, tpidr_el1
530cb55615cSManish V Badarkhe	stp	x16, x17, [x0, #CTX_ACTLR_EL1]
531532ed618SSoby Mathew
532532ed618SSoby Mathew	mrs	x9, tpidr_el0
533532ed618SSoby Mathew	mrs	x10, tpidrro_el0
534532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_TPIDR_EL0]
535532ed618SSoby Mathew
536532ed618SSoby Mathew	mrs	x13, par_el1
537532ed618SSoby Mathew	mrs	x14, far_el1
538532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_PAR_EL1]
539532ed618SSoby Mathew
540532ed618SSoby Mathew	mrs	x15, afsr0_el1
541532ed618SSoby Mathew	mrs	x16, afsr1_el1
542532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_AFSR0_EL1]
543532ed618SSoby Mathew
544532ed618SSoby Mathew	mrs	x17, contextidr_el1
545532ed618SSoby Mathew	mrs	x9, vbar_el1
546532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
547532ed618SSoby Mathew
548532ed618SSoby Mathew	/* Save AArch32 system registers if the build has instructed so */
549532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
550532ed618SSoby Mathew	mrs	x11, spsr_abt
551532ed618SSoby Mathew	mrs	x12, spsr_und
552532ed618SSoby Mathew	stp	x11, x12, [x0, #CTX_SPSR_ABT]
553532ed618SSoby Mathew
554532ed618SSoby Mathew	mrs	x13, spsr_irq
555532ed618SSoby Mathew	mrs	x14, spsr_fiq
556532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_SPSR_IRQ]
557532ed618SSoby Mathew
558532ed618SSoby Mathew	mrs	x15, dacr32_el2
559532ed618SSoby Mathew	mrs	x16, ifsr32_el2
560532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_DACR32_EL2]
5610ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_AARCH32_REGS */
562532ed618SSoby Mathew
563532ed618SSoby Mathew	/* Save NS timer registers if the build has instructed so */
564532ed618SSoby Mathew#if NS_TIMER_SWITCH
565532ed618SSoby Mathew	mrs	x10, cntp_ctl_el0
566532ed618SSoby Mathew	mrs	x11, cntp_cval_el0
567532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
568532ed618SSoby Mathew
569532ed618SSoby Mathew	mrs	x12, cntv_ctl_el0
570532ed618SSoby Mathew	mrs	x13, cntv_cval_el0
571532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
572532ed618SSoby Mathew
573532ed618SSoby Mathew	mrs	x14, cntkctl_el1
574532ed618SSoby Mathew	str	x14, [x0, #CTX_CNTKCTL_EL1]
5750ce220afSJayanth Dodderi Chidanand#endif /* NS_TIMER_SWITCH */
576532ed618SSoby Mathew
5779dd94382SJustin Chadwell	/* Save MTE system registers if the build has instructed so */
5789dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS
5799dd94382SJustin Chadwell	mrs	x15, TFSRE0_EL1
5809dd94382SJustin Chadwell	mrs	x16, TFSR_EL1
5819dd94382SJustin Chadwell	stp	x15, x16, [x0, #CTX_TFSRE0_EL1]
5829dd94382SJustin Chadwell
5839dd94382SJustin Chadwell	mrs	x9, RGSR_EL1
5849dd94382SJustin Chadwell	mrs	x10, GCR_EL1
5859dd94382SJustin Chadwell	stp	x9, x10, [x0, #CTX_RGSR_EL1]
5860ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_MTE_REGS */
5879dd94382SJustin Chadwell
588532ed618SSoby Mathew	ret
589532ed618SSoby Mathewendfunc el1_sysregs_context_save
590532ed618SSoby Mathew
591ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
592ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use
593ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to restore EL1 system
594ed108b56SAlexei Fedorov * register context.  It assumes that 'x0' is pointing to a
595ed108b56SAlexei Fedorov * 'el1_sys_regs' structure from where the register context will be
596ed108b56SAlexei Fedorov * restored
597ed108b56SAlexei Fedorov * ------------------------------------------------------------------
598532ed618SSoby Mathew */
599532ed618SSoby Mathewfunc el1_sysregs_context_restore
600532ed618SSoby Mathew
601532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_SPSR_EL1]
602532ed618SSoby Mathew	msr	spsr_el1, x9
603532ed618SSoby Mathew	msr	elr_el1, x10
604532ed618SSoby Mathew
6053b8456bdSManish V Badarkhe#if !ERRATA_SPECULATIVE_AT
606fb2072b0SManish V Badarkhe	ldp	x15, x16, [x0, #CTX_SCTLR_EL1]
607fb2072b0SManish V Badarkhe	msr	sctlr_el1, x15
608cb55615cSManish V Badarkhe	msr	tcr_el1, x16
6090ce220afSJayanth Dodderi Chidanand#endif /* ERRATA_SPECULATIVE_AT */
610532ed618SSoby Mathew
611532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CPACR_EL1]
612532ed618SSoby Mathew	msr	cpacr_el1, x17
613532ed618SSoby Mathew	msr	csselr_el1, x9
614532ed618SSoby Mathew
615532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_SP_EL1]
616532ed618SSoby Mathew	msr	sp_el1, x10
617532ed618SSoby Mathew	msr	esr_el1, x11
618532ed618SSoby Mathew
619532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_TTBR0_EL1]
620532ed618SSoby Mathew	msr	ttbr0_el1, x12
621532ed618SSoby Mathew	msr	ttbr1_el1, x13
622532ed618SSoby Mathew
623532ed618SSoby Mathew	ldp	x14, x15, [x0, #CTX_MAIR_EL1]
624532ed618SSoby Mathew	msr	mair_el1, x14
625532ed618SSoby Mathew	msr	amair_el1, x15
626532ed618SSoby Mathew
627cb55615cSManish V Badarkhe	ldp 	x16, x17, [x0, #CTX_ACTLR_EL1]
628cb55615cSManish V Badarkhe	msr	actlr_el1, x16
629fb2072b0SManish V Badarkhe	msr	tpidr_el1, x17
630532ed618SSoby Mathew
631532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_TPIDR_EL0]
632532ed618SSoby Mathew	msr	tpidr_el0, x9
633532ed618SSoby Mathew	msr	tpidrro_el0, x10
634532ed618SSoby Mathew
635532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_PAR_EL1]
636532ed618SSoby Mathew	msr	par_el1, x13
637532ed618SSoby Mathew	msr	far_el1, x14
638532ed618SSoby Mathew
639532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_AFSR0_EL1]
640532ed618SSoby Mathew	msr	afsr0_el1, x15
641532ed618SSoby Mathew	msr	afsr1_el1, x16
642532ed618SSoby Mathew
643532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
644532ed618SSoby Mathew	msr	contextidr_el1, x17
645532ed618SSoby Mathew	msr	vbar_el1, x9
646532ed618SSoby Mathew
647532ed618SSoby Mathew	/* Restore AArch32 system registers if the build has instructed so */
648532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
649532ed618SSoby Mathew	ldp	x11, x12, [x0, #CTX_SPSR_ABT]
650532ed618SSoby Mathew	msr	spsr_abt, x11
651532ed618SSoby Mathew	msr	spsr_und, x12
652532ed618SSoby Mathew
653532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_SPSR_IRQ]
654532ed618SSoby Mathew	msr	spsr_irq, x13
655532ed618SSoby Mathew	msr	spsr_fiq, x14
656532ed618SSoby Mathew
657532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_DACR32_EL2]
658532ed618SSoby Mathew	msr	dacr32_el2, x15
659532ed618SSoby Mathew	msr	ifsr32_el2, x16
6600ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_AARCH32_REGS */
6610ce220afSJayanth Dodderi Chidanand
662532ed618SSoby Mathew	/* Restore NS timer registers if the build has instructed so */
663532ed618SSoby Mathew#if NS_TIMER_SWITCH
664532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
665532ed618SSoby Mathew	msr	cntp_ctl_el0, x10
666532ed618SSoby Mathew	msr	cntp_cval_el0, x11
667532ed618SSoby Mathew
668532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
669532ed618SSoby Mathew	msr	cntv_ctl_el0, x12
670532ed618SSoby Mathew	msr	cntv_cval_el0, x13
671532ed618SSoby Mathew
672532ed618SSoby Mathew	ldr	x14, [x0, #CTX_CNTKCTL_EL1]
673532ed618SSoby Mathew	msr	cntkctl_el1, x14
6740ce220afSJayanth Dodderi Chidanand#endif /* NS_TIMER_SWITCH */
6750ce220afSJayanth Dodderi Chidanand
6769dd94382SJustin Chadwell	/* Restore MTE system registers if the build has instructed so */
6779dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS
6789dd94382SJustin Chadwell	ldp	x11, x12, [x0, #CTX_TFSRE0_EL1]
6799dd94382SJustin Chadwell	msr	TFSRE0_EL1, x11
6809dd94382SJustin Chadwell	msr	TFSR_EL1, x12
6819dd94382SJustin Chadwell
6829dd94382SJustin Chadwell	ldp	x13, x14, [x0, #CTX_RGSR_EL1]
6839dd94382SJustin Chadwell	msr	RGSR_EL1, x13
6849dd94382SJustin Chadwell	msr	GCR_EL1, x14
6850ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_MTE_REGS */
686532ed618SSoby Mathew
687532ed618SSoby Mathew	/* No explict ISB required here as ERET covers it */
688532ed618SSoby Mathew	ret
689532ed618SSoby Mathewendfunc el1_sysregs_context_restore
690532ed618SSoby Mathew
691ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
692ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use
693ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers according to AArch64 PCS)
694ed108b56SAlexei Fedorov * to save floating point register context. It assumes that 'x0' is
695ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure where the register context will
696532ed618SSoby Mathew * be saved.
697532ed618SSoby Mathew *
698ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set.
699ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in
700ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared.
701532ed618SSoby Mathew *
702532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
703ed108b56SAlexei Fedorov * ------------------------------------------------------------------
704532ed618SSoby Mathew */
705532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
706532ed618SSoby Mathewfunc fpregs_context_save
707532ed618SSoby Mathew	stp	q0, q1, [x0, #CTX_FP_Q0]
708532ed618SSoby Mathew	stp	q2, q3, [x0, #CTX_FP_Q2]
709532ed618SSoby Mathew	stp	q4, q5, [x0, #CTX_FP_Q4]
710532ed618SSoby Mathew	stp	q6, q7, [x0, #CTX_FP_Q6]
711532ed618SSoby Mathew	stp	q8, q9, [x0, #CTX_FP_Q8]
712532ed618SSoby Mathew	stp	q10, q11, [x0, #CTX_FP_Q10]
713532ed618SSoby Mathew	stp	q12, q13, [x0, #CTX_FP_Q12]
714532ed618SSoby Mathew	stp	q14, q15, [x0, #CTX_FP_Q14]
715532ed618SSoby Mathew	stp	q16, q17, [x0, #CTX_FP_Q16]
716532ed618SSoby Mathew	stp	q18, q19, [x0, #CTX_FP_Q18]
717532ed618SSoby Mathew	stp	q20, q21, [x0, #CTX_FP_Q20]
718532ed618SSoby Mathew	stp	q22, q23, [x0, #CTX_FP_Q22]
719532ed618SSoby Mathew	stp	q24, q25, [x0, #CTX_FP_Q24]
720532ed618SSoby Mathew	stp	q26, q27, [x0, #CTX_FP_Q26]
721532ed618SSoby Mathew	stp	q28, q29, [x0, #CTX_FP_Q28]
722532ed618SSoby Mathew	stp	q30, q31, [x0, #CTX_FP_Q30]
723532ed618SSoby Mathew
724532ed618SSoby Mathew	mrs	x9, fpsr
725532ed618SSoby Mathew	str	x9, [x0, #CTX_FP_FPSR]
726532ed618SSoby Mathew
727532ed618SSoby Mathew	mrs	x10, fpcr
728532ed618SSoby Mathew	str	x10, [x0, #CTX_FP_FPCR]
729532ed618SSoby Mathew
73091089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
73191089f36SDavid Cunado	mrs	x11, fpexc32_el2
73291089f36SDavid Cunado	str	x11, [x0, #CTX_FP_FPEXC32_EL2]
7330ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_AARCH32_REGS */
734532ed618SSoby Mathew	ret
735532ed618SSoby Mathewendfunc fpregs_context_save
736532ed618SSoby Mathew
737ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
738ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use x9-x17
739ed108b56SAlexei Fedorov * (temporary caller-saved registers according to AArch64 PCS) to
740ed108b56SAlexei Fedorov * restore floating point register context. It assumes that 'x0' is
741ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure from where the register context
742532ed618SSoby Mathew * will be restored.
743532ed618SSoby Mathew *
744ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set.
745ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in
746ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared.
747532ed618SSoby Mathew *
748532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
749ed108b56SAlexei Fedorov * ------------------------------------------------------------------
750532ed618SSoby Mathew */
751532ed618SSoby Mathewfunc fpregs_context_restore
752532ed618SSoby Mathew	ldp	q0, q1, [x0, #CTX_FP_Q0]
753532ed618SSoby Mathew	ldp	q2, q3, [x0, #CTX_FP_Q2]
754532ed618SSoby Mathew	ldp	q4, q5, [x0, #CTX_FP_Q4]
755532ed618SSoby Mathew	ldp	q6, q7, [x0, #CTX_FP_Q6]
756532ed618SSoby Mathew	ldp	q8, q9, [x0, #CTX_FP_Q8]
757532ed618SSoby Mathew	ldp	q10, q11, [x0, #CTX_FP_Q10]
758532ed618SSoby Mathew	ldp	q12, q13, [x0, #CTX_FP_Q12]
759532ed618SSoby Mathew	ldp	q14, q15, [x0, #CTX_FP_Q14]
760532ed618SSoby Mathew	ldp	q16, q17, [x0, #CTX_FP_Q16]
761532ed618SSoby Mathew	ldp	q18, q19, [x0, #CTX_FP_Q18]
762532ed618SSoby Mathew	ldp	q20, q21, [x0, #CTX_FP_Q20]
763532ed618SSoby Mathew	ldp	q22, q23, [x0, #CTX_FP_Q22]
764532ed618SSoby Mathew	ldp	q24, q25, [x0, #CTX_FP_Q24]
765532ed618SSoby Mathew	ldp	q26, q27, [x0, #CTX_FP_Q26]
766532ed618SSoby Mathew	ldp	q28, q29, [x0, #CTX_FP_Q28]
767532ed618SSoby Mathew	ldp	q30, q31, [x0, #CTX_FP_Q30]
768532ed618SSoby Mathew
769532ed618SSoby Mathew	ldr	x9, [x0, #CTX_FP_FPSR]
770532ed618SSoby Mathew	msr	fpsr, x9
771532ed618SSoby Mathew
772532ed618SSoby Mathew	ldr	x10, [x0, #CTX_FP_FPCR]
773532ed618SSoby Mathew	msr	fpcr, x10
774532ed618SSoby Mathew
77591089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
77691089f36SDavid Cunado	ldr	x11, [x0, #CTX_FP_FPEXC32_EL2]
77791089f36SDavid Cunado	msr	fpexc32_el2, x11
7780ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_AARCH32_REGS */
7790ce220afSJayanth Dodderi Chidanand
780532ed618SSoby Mathew	/*
781532ed618SSoby Mathew	 * No explict ISB required here as ERET to
782532ed618SSoby Mathew	 * switch to secure EL1 or non-secure world
783532ed618SSoby Mathew	 * covers it
784532ed618SSoby Mathew	 */
785532ed618SSoby Mathew
786532ed618SSoby Mathew	ret
787532ed618SSoby Mathewendfunc fpregs_context_restore
788532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */
789532ed618SSoby Mathew
7907d33ffe4SDaniel Boulby	/*
7917d33ffe4SDaniel Boulby	 * Set the PSTATE bits not set when the exception was taken as
7927d33ffe4SDaniel Boulby	 * described in the AArch64.TakeException() pseudocode function
7937d33ffe4SDaniel Boulby	 * in ARM DDI 0487F.c page J1-7635 to a default value.
7947d33ffe4SDaniel Boulby	 */
7957d33ffe4SDaniel Boulby	.macro set_unset_pstate_bits
7967d33ffe4SDaniel Boulby	/*
7977d33ffe4SDaniel Boulby	 * If Data Independent Timing (DIT) functionality is implemented,
7987d33ffe4SDaniel Boulby	 * always enable DIT in EL3
7997d33ffe4SDaniel Boulby	 */
8007d33ffe4SDaniel Boulby#if ENABLE_FEAT_DIT
8017d33ffe4SDaniel Boulby	mov     x8, #DIT_BIT
8027d33ffe4SDaniel Boulby	msr     DIT, x8
8037d33ffe4SDaniel Boulby#endif /* ENABLE_FEAT_DIT */
8047d33ffe4SDaniel Boulby	.endm /* set_unset_pstate_bits */
8057d33ffe4SDaniel Boulby
806ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
80797215e0fSDaniel Boulby * The following macro is used to save and restore all the general
808ed108b56SAlexei Fedorov * purpose and ARMv8.3-PAuth (if enabled) registers.
809ed108b56SAlexei Fedorov * It also checks if Secure Cycle Counter is not disabled in MDCR_EL3
810ed108b56SAlexei Fedorov * when ARMv8.5-PMU is implemented, and if called from Non-secure
811ed108b56SAlexei Fedorov * state saves PMCR_EL0 and disables Cycle Counter.
812ed108b56SAlexei Fedorov *
813ed108b56SAlexei Fedorov * Ideally we would only save and restore the callee saved registers
814ed108b56SAlexei Fedorov * when a world switch occurs but that type of implementation is more
815ed108b56SAlexei Fedorov * complex. So currently we will always save and restore these
816ed108b56SAlexei Fedorov * registers on entry and exit of EL3.
817532ed618SSoby Mathew * clobbers: x18
818ed108b56SAlexei Fedorov * ------------------------------------------------------------------
819532ed618SSoby Mathew */
82097215e0fSDaniel Boulby	.macro save_gp_pmcr_pauth_regs
821532ed618SSoby Mathew	stp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
822532ed618SSoby Mathew	stp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
823532ed618SSoby Mathew	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
824532ed618SSoby Mathew	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
825532ed618SSoby Mathew	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
826532ed618SSoby Mathew	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
827532ed618SSoby Mathew	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
828532ed618SSoby Mathew	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
829532ed618SSoby Mathew	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
830532ed618SSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
831532ed618SSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
832532ed618SSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
833532ed618SSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
834532ed618SSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
835532ed618SSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
836532ed618SSoby Mathew	mrs	x18, sp_el0
837532ed618SSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
838532ed618SSoby Mathew
839ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
84012f6c064SAlexei Fedorov	 * Check if earlier initialization MDCR_EL3.SCCD/MCCD to 1
84112f6c064SAlexei Fedorov	 * failed, meaning that FEAT_PMUv3p5/7 is not implemented and
84212f6c064SAlexei Fedorov	 * PMCR_EL0 should be saved in non-secure context.
843ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
844ef653d93SJeenu Viswambharan	 */
84512f6c064SAlexei Fedorov	mov_imm	x10, (MDCR_SCCD_BIT | MDCR_MCCD_BIT)
846ed108b56SAlexei Fedorov	mrs	x9, mdcr_el3
84712f6c064SAlexei Fedorov	tst	x9, x10
848ed108b56SAlexei Fedorov	bne	1f
849ed108b56SAlexei Fedorov
850ed108b56SAlexei Fedorov	/* Secure Cycle Counter is not disabled */
851ed108b56SAlexei Fedorov	mrs	x9, pmcr_el0
852ed108b56SAlexei Fedorov
853ed108b56SAlexei Fedorov	/* Check caller's security state */
854ed108b56SAlexei Fedorov	mrs	x10, scr_el3
855ed108b56SAlexei Fedorov	tst	x10, #SCR_NS_BIT
856ed108b56SAlexei Fedorov	beq	2f
857ed108b56SAlexei Fedorov
858ed108b56SAlexei Fedorov	/* Save PMCR_EL0 if called from Non-secure state */
859ed108b56SAlexei Fedorov	str	x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0]
860ed108b56SAlexei Fedorov
861ed108b56SAlexei Fedorov	/* Disable cycle counter when event counting is prohibited */
862ed108b56SAlexei Fedorov2:	orr	x9, x9, #PMCR_EL0_DP_BIT
863ed108b56SAlexei Fedorov	msr	pmcr_el0, x9
864ed108b56SAlexei Fedorov	isb
865ed108b56SAlexei Fedorov1:
866ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS
867ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
868ed108b56SAlexei Fedorov 	 * Save the ARMv8.3-PAuth keys as they are not banked
869ed108b56SAlexei Fedorov 	 * by exception level
870ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
871ed108b56SAlexei Fedorov	 */
872ed108b56SAlexei Fedorov	add	x19, sp, #CTX_PAUTH_REGS_OFFSET
873ed108b56SAlexei Fedorov
874ed108b56SAlexei Fedorov	mrs	x20, APIAKeyLo_EL1	/* x21:x20 = APIAKey */
875ed108b56SAlexei Fedorov	mrs	x21, APIAKeyHi_EL1
876ed108b56SAlexei Fedorov	mrs	x22, APIBKeyLo_EL1	/* x23:x22 = APIBKey */
877ed108b56SAlexei Fedorov	mrs	x23, APIBKeyHi_EL1
878ed108b56SAlexei Fedorov	mrs	x24, APDAKeyLo_EL1	/* x25:x24 = APDAKey */
879ed108b56SAlexei Fedorov	mrs	x25, APDAKeyHi_EL1
880ed108b56SAlexei Fedorov	mrs	x26, APDBKeyLo_EL1	/* x27:x26 = APDBKey */
881ed108b56SAlexei Fedorov	mrs	x27, APDBKeyHi_EL1
882ed108b56SAlexei Fedorov	mrs	x28, APGAKeyLo_EL1	/* x29:x28 = APGAKey */
883ed108b56SAlexei Fedorov	mrs	x29, APGAKeyHi_EL1
884ed108b56SAlexei Fedorov
885ed108b56SAlexei Fedorov	stp	x20, x21, [x19, #CTX_PACIAKEY_LO]
886ed108b56SAlexei Fedorov	stp	x22, x23, [x19, #CTX_PACIBKEY_LO]
887ed108b56SAlexei Fedorov	stp	x24, x25, [x19, #CTX_PACDAKEY_LO]
888ed108b56SAlexei Fedorov	stp	x26, x27, [x19, #CTX_PACDBKEY_LO]
889ed108b56SAlexei Fedorov	stp	x28, x29, [x19, #CTX_PACGAKEY_LO]
890ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */
89197215e0fSDaniel Boulby	.endm /* save_gp_pmcr_pauth_regs */
89297215e0fSDaniel Boulby
89397215e0fSDaniel Boulby/* -----------------------------------------------------------------
8947d33ffe4SDaniel Boulby * This function saves the context and sets the PSTATE to a known
8957d33ffe4SDaniel Boulby * state, preparing entry to el3.
89697215e0fSDaniel Boulby * Save all the general purpose and ARMv8.3-PAuth (if enabled)
89797215e0fSDaniel Boulby * registers.
8987d33ffe4SDaniel Boulby * Then set any of the PSTATE bits that are not set by hardware
8997d33ffe4SDaniel Boulby * according to the Aarch64.TakeException pseudocode in the Arm
9007d33ffe4SDaniel Boulby * Architecture Reference Manual to a default value for EL3.
9017d33ffe4SDaniel Boulby * clobbers: x17
90297215e0fSDaniel Boulby * -----------------------------------------------------------------
90397215e0fSDaniel Boulby */
90497215e0fSDaniel Boulbyfunc prepare_el3_entry
90597215e0fSDaniel Boulby	save_gp_pmcr_pauth_regs
9067d33ffe4SDaniel Boulby	/*
9077d33ffe4SDaniel Boulby	 * Set the PSTATE bits not described in the Aarch64.TakeException
9087d33ffe4SDaniel Boulby	 * pseudocode to their default values.
9097d33ffe4SDaniel Boulby	 */
9107d33ffe4SDaniel Boulby	set_unset_pstate_bits
911ed108b56SAlexei Fedorov	ret
91297215e0fSDaniel Boulbyendfunc prepare_el3_entry
913ed108b56SAlexei Fedorov
914ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
915ed108b56SAlexei Fedorov * This function restores ARMv8.3-PAuth (if enabled) and all general
916ed108b56SAlexei Fedorov * purpose registers except x30 from the CPU context.
917ed108b56SAlexei Fedorov * x30 register must be explicitly restored by the caller.
918ed108b56SAlexei Fedorov * ------------------------------------------------------------------
919ed108b56SAlexei Fedorov */
920ed108b56SAlexei Fedorovfunc restore_gp_pmcr_pauth_regs
921ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS
922ed108b56SAlexei Fedorov 	/* Restore the ARMv8.3 PAuth keys */
923ed108b56SAlexei Fedorov	add	x10, sp, #CTX_PAUTH_REGS_OFFSET
924ed108b56SAlexei Fedorov
925ed108b56SAlexei Fedorov	ldp	x0, x1, [x10, #CTX_PACIAKEY_LO]	/* x1:x0 = APIAKey */
926ed108b56SAlexei Fedorov	ldp	x2, x3, [x10, #CTX_PACIBKEY_LO]	/* x3:x2 = APIBKey */
927ed108b56SAlexei Fedorov	ldp	x4, x5, [x10, #CTX_PACDAKEY_LO]	/* x5:x4 = APDAKey */
928ed108b56SAlexei Fedorov	ldp	x6, x7, [x10, #CTX_PACDBKEY_LO]	/* x7:x6 = APDBKey */
929ed108b56SAlexei Fedorov	ldp	x8, x9, [x10, #CTX_PACGAKEY_LO]	/* x9:x8 = APGAKey */
930ed108b56SAlexei Fedorov
931ed108b56SAlexei Fedorov	msr	APIAKeyLo_EL1, x0
932ed108b56SAlexei Fedorov	msr	APIAKeyHi_EL1, x1
933ed108b56SAlexei Fedorov	msr	APIBKeyLo_EL1, x2
934ed108b56SAlexei Fedorov	msr	APIBKeyHi_EL1, x3
935ed108b56SAlexei Fedorov	msr	APDAKeyLo_EL1, x4
936ed108b56SAlexei Fedorov	msr	APDAKeyHi_EL1, x5
937ed108b56SAlexei Fedorov	msr	APDBKeyLo_EL1, x6
938ed108b56SAlexei Fedorov	msr	APDBKeyHi_EL1, x7
939ed108b56SAlexei Fedorov	msr	APGAKeyLo_EL1, x8
940ed108b56SAlexei Fedorov	msr	APGAKeyHi_EL1, x9
941ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */
942ed108b56SAlexei Fedorov
943ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
944ed108b56SAlexei Fedorov	 * Restore PMCR_EL0 when returning to Non-secure state if
945ed108b56SAlexei Fedorov	 * Secure Cycle Counter is not disabled in MDCR_EL3 when
946ed108b56SAlexei Fedorov	 * ARMv8.5-PMU is implemented.
947ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
948ed108b56SAlexei Fedorov	 */
949ed108b56SAlexei Fedorov	mrs	x0, scr_el3
950ed108b56SAlexei Fedorov	tst	x0, #SCR_NS_BIT
951ed108b56SAlexei Fedorov	beq	2f
952ed108b56SAlexei Fedorov
953ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
954ed108b56SAlexei Fedorov	 * Back to Non-secure state.
95512f6c064SAlexei Fedorov	 * Check if earlier initialization MDCR_EL3.SCCD/MCCD to 1
95612f6c064SAlexei Fedorov	 * failed, meaning that FEAT_PMUv3p5/7 is not implemented and
95712f6c064SAlexei Fedorov	 * PMCR_EL0 should be restored from non-secure context.
958ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
959ed108b56SAlexei Fedorov	 */
96012f6c064SAlexei Fedorov	mov_imm	x1, (MDCR_SCCD_BIT | MDCR_MCCD_BIT)
961ed108b56SAlexei Fedorov	mrs	x0, mdcr_el3
96212f6c064SAlexei Fedorov	tst	x0, x1
963ed108b56SAlexei Fedorov	bne	2f
964ed108b56SAlexei Fedorov	ldr	x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0]
965ed108b56SAlexei Fedorov	msr	pmcr_el0, x0
966ed108b56SAlexei Fedorov2:
967532ed618SSoby Mathew	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
968532ed618SSoby Mathew	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
969532ed618SSoby Mathew	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
970532ed618SSoby Mathew	ldp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
971532ed618SSoby Mathew	ldp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
972532ed618SSoby Mathew	ldp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
973532ed618SSoby Mathew	ldp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
974532ed618SSoby Mathew	ldp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
975ef653d93SJeenu Viswambharan	ldp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
976532ed618SSoby Mathew	ldp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
977532ed618SSoby Mathew	ldp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
978532ed618SSoby Mathew	ldp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
979532ed618SSoby Mathew	ldp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
980532ed618SSoby Mathew	ldp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
981ef653d93SJeenu Viswambharan	ldr	x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
982ef653d93SJeenu Viswambharan	msr	sp_el0, x28
983532ed618SSoby Mathew	ldp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
984ef653d93SJeenu Viswambharan	ret
985ed108b56SAlexei Fedorovendfunc restore_gp_pmcr_pauth_regs
986ef653d93SJeenu Viswambharan
9873b8456bdSManish V Badarkhe/*
9883b8456bdSManish V Badarkhe * In case of ERRATA_SPECULATIVE_AT, save SCTLR_EL1 and TCR_EL1
9893b8456bdSManish V Badarkhe * registers and update EL1 registers to disable stage1 and stage2
9903b8456bdSManish V Badarkhe * page table walk
9913b8456bdSManish V Badarkhe */
9923b8456bdSManish V Badarkhefunc save_and_update_ptw_el1_sys_regs
9933b8456bdSManish V Badarkhe	/* ----------------------------------------------------------
9943b8456bdSManish V Badarkhe	 * Save only sctlr_el1 and tcr_el1 registers
9953b8456bdSManish V Badarkhe	 * ----------------------------------------------------------
9963b8456bdSManish V Badarkhe	 */
9973b8456bdSManish V Badarkhe	mrs	x29, sctlr_el1
9983b8456bdSManish V Badarkhe	str	x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1)]
9993b8456bdSManish V Badarkhe	mrs	x29, tcr_el1
10003b8456bdSManish V Badarkhe	str	x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_TCR_EL1)]
10013b8456bdSManish V Badarkhe
10023b8456bdSManish V Badarkhe	/* ------------------------------------------------------------
10033b8456bdSManish V Badarkhe	 * Must follow below order in order to disable page table
10043b8456bdSManish V Badarkhe	 * walk for lower ELs (EL1 and EL0). First step ensures that
10053b8456bdSManish V Badarkhe	 * page table walk is disabled for stage1 and second step
10063b8456bdSManish V Badarkhe	 * ensures that page table walker should use TCR_EL1.EPDx
10073b8456bdSManish V Badarkhe	 * bits to perform address translation. ISB ensures that CPU
10083b8456bdSManish V Badarkhe	 * does these 2 steps in order.
10093b8456bdSManish V Badarkhe	 *
10103b8456bdSManish V Badarkhe	 * 1. Update TCR_EL1.EPDx bits to disable page table walk by
10113b8456bdSManish V Badarkhe	 *    stage1.
10123b8456bdSManish V Badarkhe	 * 2. Enable MMU bit to avoid identity mapping via stage2
10133b8456bdSManish V Badarkhe	 *    and force TCR_EL1.EPDx to be used by the page table
10143b8456bdSManish V Badarkhe	 *    walker.
10153b8456bdSManish V Badarkhe	 * ------------------------------------------------------------
10163b8456bdSManish V Badarkhe	 */
10173b8456bdSManish V Badarkhe	orr	x29, x29, #(TCR_EPD0_BIT)
10183b8456bdSManish V Badarkhe	orr	x29, x29, #(TCR_EPD1_BIT)
10193b8456bdSManish V Badarkhe	msr	tcr_el1, x29
10203b8456bdSManish V Badarkhe	isb
10213b8456bdSManish V Badarkhe	mrs	x29, sctlr_el1
10223b8456bdSManish V Badarkhe	orr	x29, x29, #SCTLR_M_BIT
10233b8456bdSManish V Badarkhe	msr	sctlr_el1, x29
10243b8456bdSManish V Badarkhe	isb
10253b8456bdSManish V Badarkhe
10263b8456bdSManish V Badarkhe	ret
10273b8456bdSManish V Badarkheendfunc save_and_update_ptw_el1_sys_regs
10283b8456bdSManish V Badarkhe
1029ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
1030ed108b56SAlexei Fedorov * This routine assumes that the SP_EL3 is pointing to a valid
1031ed108b56SAlexei Fedorov * context structure from where the gp regs and other special
1032ed108b56SAlexei Fedorov * registers can be retrieved.
1033ed108b56SAlexei Fedorov * ------------------------------------------------------------------
1034532ed618SSoby Mathew */
1035532ed618SSoby Mathewfunc el3_exit
1036bb9549baSJan Dabros#if ENABLE_ASSERTIONS
1037bb9549baSJan Dabros	/* el3_exit assumes SP_EL0 on entry */
1038bb9549baSJan Dabros	mrs	x17, spsel
1039bb9549baSJan Dabros	cmp	x17, #MODE_SP_EL0
1040bb9549baSJan Dabros	ASM_ASSERT(eq)
10410ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_ASSERTIONS */
1042bb9549baSJan Dabros
1043ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
1044ed108b56SAlexei Fedorov	 * Save the current SP_EL0 i.e. the EL3 runtime stack which
1045ed108b56SAlexei Fedorov	 * will be used for handling the next SMC.
1046ed108b56SAlexei Fedorov	 * Then switch to SP_EL3.
1047ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
1048532ed618SSoby Mathew	 */
1049532ed618SSoby Mathew	mov	x17, sp
1050ed108b56SAlexei Fedorov	msr	spsel, #MODE_SP_ELX
1051532ed618SSoby Mathew	str	x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
1052532ed618SSoby Mathew
1053ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
1054532ed618SSoby Mathew	 * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET
1055ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
1056532ed618SSoby Mathew	 */
1057532ed618SSoby Mathew	ldr	x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
1058532ed618SSoby Mathew	ldp	x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
1059532ed618SSoby Mathew	msr	scr_el3, x18
1060532ed618SSoby Mathew	msr	spsr_el3, x16
1061532ed618SSoby Mathew	msr	elr_el3, x17
1062532ed618SSoby Mathew
10630c5e7d1cSMax Shvetsov#if IMAGE_BL31
10640c5e7d1cSMax Shvetsov	/* ----------------------------------------------------------
106568ac5ed0SArunachalam Ganapathy	 * Restore CPTR_EL3.
10660c5e7d1cSMax Shvetsov	 * ZCR is only restored if SVE is supported and enabled.
10670c5e7d1cSMax Shvetsov	 * Synchronization is required before zcr_el3 is addressed.
10680c5e7d1cSMax Shvetsov	 * ----------------------------------------------------------
10690c5e7d1cSMax Shvetsov	 */
10700c5e7d1cSMax Shvetsov	ldp	x19, x20, [sp, #CTX_EL3STATE_OFFSET + CTX_CPTR_EL3]
10710c5e7d1cSMax Shvetsov	msr	cptr_el3, x19
10720c5e7d1cSMax Shvetsov
10730c5e7d1cSMax Shvetsov	ands	x19, x19, #CPTR_EZ_BIT
10740c5e7d1cSMax Shvetsov	beq	sve_not_enabled
10750c5e7d1cSMax Shvetsov
10760c5e7d1cSMax Shvetsov	isb
10770c5e7d1cSMax Shvetsov	msr	S3_6_C1_C2_0, x20 /* zcr_el3 */
10780c5e7d1cSMax Shvetsovsve_not_enabled:
10790ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 */
10800c5e7d1cSMax Shvetsov
1081fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639
1082ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
1083ed108b56SAlexei Fedorov	 * Restore mitigation state as it was on entry to EL3
1084ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
1085ed108b56SAlexei Fedorov	 */
1086fe007b2eSDimitris Papastamos	ldr	x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE]
1087ed108b56SAlexei Fedorov	cbz	x17, 1f
1088fe007b2eSDimitris Papastamos	blr	x17
10894d1ccf0eSAntonio Nino Diaz1:
10900ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 */
10910ce220afSJayanth Dodderi Chidanand
10923b8456bdSManish V Badarkhe	restore_ptw_el1_sys_regs
10933b8456bdSManish V Badarkhe
1094ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
1095ed108b56SAlexei Fedorov	 * Restore general purpose (including x30), PMCR_EL0 and
1096ed108b56SAlexei Fedorov	 * ARMv8.3-PAuth registers.
1097ed108b56SAlexei Fedorov	 * Exit EL3 via ERET to a lower exception level.
1098ed108b56SAlexei Fedorov 	 * ----------------------------------------------------------
1099ed108b56SAlexei Fedorov 	 */
1100ed108b56SAlexei Fedorov	bl	restore_gp_pmcr_pauth_regs
1101ed108b56SAlexei Fedorov	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
1102fe007b2eSDimitris Papastamos
1103ed108b56SAlexei Fedorov#if IMAGE_BL31 && RAS_EXTENSION
1104ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
1105ed108b56SAlexei Fedorov	 * Issue Error Synchronization Barrier to synchronize SErrors
1106ed108b56SAlexei Fedorov	 * before exiting EL3. We're running with EAs unmasked, so
1107ed108b56SAlexei Fedorov	 * any synchronized errors would be taken immediately;
1108ed108b56SAlexei Fedorov	 * therefore no need to inspect DISR_EL1 register.
1109ed108b56SAlexei Fedorov 	 * ----------------------------------------------------------
1110ed108b56SAlexei Fedorov	 */
1111ed108b56SAlexei Fedorov	esb
1112c2d32a5fSMadhukar Pappireddy#else
1113c2d32a5fSMadhukar Pappireddy	dsb	sy
11140ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 && RAS_EXTENSION */
11150ce220afSJayanth Dodderi Chidanand
1116c2d32a5fSMadhukar Pappireddy#ifdef IMAGE_BL31
1117c2d32a5fSMadhukar Pappireddy	str	xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3]
11180ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 */
11190ce220afSJayanth Dodderi Chidanand
1120f461fe34SAnthony Steinhauser	exception_return
11215283962eSAntonio Nino Diaz
1122532ed618SSoby Mathewendfunc el3_exit
1123