1532ed618SSoby Mathew/* 2c2d32a5fSMadhukar Pappireddy * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew#include <arch.h> 8532ed618SSoby Mathew#include <asm_macros.S> 9bb9549baSJan Dabros#include <assert_macros.S> 10532ed618SSoby Mathew#include <context.h> 113b8456bdSManish V Badarkhe#include <el3_common_macros.S> 12532ed618SSoby Mathew 1328f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS 1428f39f02SMax Shvetsov .global el2_sysregs_context_save 1528f39f02SMax Shvetsov .global el2_sysregs_context_restore 1628f39f02SMax Shvetsov#endif 1728f39f02SMax Shvetsov 18532ed618SSoby Mathew .global el1_sysregs_context_save 19532ed618SSoby Mathew .global el1_sysregs_context_restore 20532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS 21532ed618SSoby Mathew .global fpregs_context_save 22532ed618SSoby Mathew .global fpregs_context_restore 23532ed618SSoby Mathew#endif 24ed108b56SAlexei Fedorov .global save_gp_pmcr_pauth_regs 25ed108b56SAlexei Fedorov .global restore_gp_pmcr_pauth_regs 263b8456bdSManish V Badarkhe .global save_and_update_ptw_el1_sys_regs 27532ed618SSoby Mathew .global el3_exit 28532ed618SSoby Mathew 2928f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS 3028f39f02SMax Shvetsov 3128f39f02SMax Shvetsov/* ----------------------------------------------------- 3228f39f02SMax Shvetsov * The following function strictly follows the AArch64 33a7cf2743SMax Shvetsov * PCS to use x9-x16 (temporary caller-saved registers) 342825946eSMax Shvetsov * to save EL2 system register context. It assumes that 352825946eSMax Shvetsov * 'x0' is pointing to a 'el2_sys_regs' structure where 3628f39f02SMax Shvetsov * the register context will be saved. 372825946eSMax Shvetsov * 382825946eSMax Shvetsov * The following registers are not added. 392825946eSMax Shvetsov * AMEVCNTVOFF0<n>_EL2 402825946eSMax Shvetsov * AMEVCNTVOFF1<n>_EL2 412825946eSMax Shvetsov * ICH_AP0R<n>_EL2 422825946eSMax Shvetsov * ICH_AP1R<n>_EL2 432825946eSMax Shvetsov * ICH_LR<n>_EL2 4428f39f02SMax Shvetsov * ----------------------------------------------------- 4528f39f02SMax Shvetsov */ 4628f39f02SMax Shvetsovfunc el2_sysregs_context_save 4728f39f02SMax Shvetsov mrs x9, actlr_el2 482825946eSMax Shvetsov mrs x10, afsr0_el2 492825946eSMax Shvetsov stp x9, x10, [x0, #CTX_ACTLR_EL2] 5028f39f02SMax Shvetsov 512825946eSMax Shvetsov mrs x11, afsr1_el2 522825946eSMax Shvetsov mrs x12, amair_el2 532825946eSMax Shvetsov stp x11, x12, [x0, #CTX_AFSR1_EL2] 5428f39f02SMax Shvetsov 552825946eSMax Shvetsov mrs x13, cnthctl_el2 56a7cf2743SMax Shvetsov mrs x14, cntvoff_el2 572825946eSMax Shvetsov stp x13, x14, [x0, #CTX_CNTHCTL_EL2] 5828f39f02SMax Shvetsov 59a7cf2743SMax Shvetsov mrs x15, cptr_el2 60a7cf2743SMax Shvetsov str x15, [x0, #CTX_CPTR_EL2] 6128f39f02SMax Shvetsov 620f777eabSArunachalam Ganapathy#if CTX_INCLUDE_AARCH32_REGS 63a7cf2743SMax Shvetsov mrs x16, dbgvcr32_el2 64a7cf2743SMax Shvetsov str x16, [x0, #CTX_DBGVCR32_EL2] 650f777eabSArunachalam Ganapathy#endif 6628f39f02SMax Shvetsov 67a7cf2743SMax Shvetsov mrs x9, elr_el2 68a7cf2743SMax Shvetsov mrs x10, esr_el2 69a7cf2743SMax Shvetsov stp x9, x10, [x0, #CTX_ELR_EL2] 7028f39f02SMax Shvetsov 71a7cf2743SMax Shvetsov mrs x11, far_el2 72a7cf2743SMax Shvetsov mrs x12, hacr_el2 73a7cf2743SMax Shvetsov stp x11, x12, [x0, #CTX_FAR_EL2] 7428f39f02SMax Shvetsov 75a7cf2743SMax Shvetsov mrs x13, hcr_el2 76a7cf2743SMax Shvetsov mrs x14, hpfar_el2 77a7cf2743SMax Shvetsov stp x13, x14, [x0, #CTX_HCR_EL2] 7828f39f02SMax Shvetsov 79a7cf2743SMax Shvetsov mrs x15, hstr_el2 80a7cf2743SMax Shvetsov mrs x16, ICC_SRE_EL2 81a7cf2743SMax Shvetsov stp x15, x16, [x0, #CTX_HSTR_EL2] 8228f39f02SMax Shvetsov 83a7cf2743SMax Shvetsov mrs x9, ICH_HCR_EL2 84a7cf2743SMax Shvetsov mrs x10, ICH_VMCR_EL2 85a7cf2743SMax Shvetsov stp x9, x10, [x0, #CTX_ICH_HCR_EL2] 8628f39f02SMax Shvetsov 87a7cf2743SMax Shvetsov mrs x11, mair_el2 88a7cf2743SMax Shvetsov mrs x12, mdcr_el2 89a7cf2743SMax Shvetsov stp x11, x12, [x0, #CTX_MAIR_EL2] 90a7cf2743SMax Shvetsov 912b036b79SArunachalam Ganapathy#if ENABLE_SPE_FOR_LOWER_ELS 92a7cf2743SMax Shvetsov mrs x13, PMSCR_EL2 93a7cf2743SMax Shvetsov str x13, [x0, #CTX_PMSCR_EL2] 942b036b79SArunachalam Ganapathy#endif 95a7cf2743SMax Shvetsov mrs x14, sctlr_el2 96a7cf2743SMax Shvetsov str x14, [x0, #CTX_SCTLR_EL2] 9728f39f02SMax Shvetsov 98a7cf2743SMax Shvetsov mrs x15, spsr_el2 99a7cf2743SMax Shvetsov mrs x16, sp_el2 100a7cf2743SMax Shvetsov stp x15, x16, [x0, #CTX_SPSR_EL2] 10128f39f02SMax Shvetsov 102a7cf2743SMax Shvetsov mrs x9, tcr_el2 103a7cf2743SMax Shvetsov mrs x10, tpidr_el2 104a7cf2743SMax Shvetsov stp x9, x10, [x0, #CTX_TCR_EL2] 10528f39f02SMax Shvetsov 106a7cf2743SMax Shvetsov mrs x11, ttbr0_el2 107a7cf2743SMax Shvetsov mrs x12, vbar_el2 108a7cf2743SMax Shvetsov stp x11, x12, [x0, #CTX_TTBR0_EL2] 10928f39f02SMax Shvetsov 110a7cf2743SMax Shvetsov mrs x13, vmpidr_el2 111a7cf2743SMax Shvetsov mrs x14, vpidr_el2 112a7cf2743SMax Shvetsov stp x13, x14, [x0, #CTX_VMPIDR_EL2] 11328f39f02SMax Shvetsov 114a7cf2743SMax Shvetsov mrs x15, vtcr_el2 115a7cf2743SMax Shvetsov mrs x16, vttbr_el2 116a7cf2743SMax Shvetsov stp x15, x16, [x0, #CTX_VTCR_EL2] 11728f39f02SMax Shvetsov 1182825946eSMax Shvetsov#if CTX_INCLUDE_MTE_REGS 119a7cf2743SMax Shvetsov mrs x9, TFSR_EL2 120a7cf2743SMax Shvetsov str x9, [x0, #CTX_TFSR_EL2] 1212825946eSMax Shvetsov#endif 12228f39f02SMax Shvetsov 1232825946eSMax Shvetsov#if ENABLE_MPAM_FOR_LOWER_ELS 124a7cf2743SMax Shvetsov mrs x10, MPAM2_EL2 125a7cf2743SMax Shvetsov str x10, [x0, #CTX_MPAM2_EL2] 1262825946eSMax Shvetsov 127a7cf2743SMax Shvetsov mrs x11, MPAMHCR_EL2 128a7cf2743SMax Shvetsov mrs x12, MPAMVPM0_EL2 129a7cf2743SMax Shvetsov stp x11, x12, [x0, #CTX_MPAMHCR_EL2] 1302825946eSMax Shvetsov 131a7cf2743SMax Shvetsov mrs x13, MPAMVPM1_EL2 132a7cf2743SMax Shvetsov mrs x14, MPAMVPM2_EL2 133a7cf2743SMax Shvetsov stp x13, x14, [x0, #CTX_MPAMVPM1_EL2] 1342825946eSMax Shvetsov 135a7cf2743SMax Shvetsov mrs x15, MPAMVPM3_EL2 136a7cf2743SMax Shvetsov mrs x16, MPAMVPM4_EL2 137a7cf2743SMax Shvetsov stp x15, x16, [x0, #CTX_MPAMVPM3_EL2] 1382825946eSMax Shvetsov 139a7cf2743SMax Shvetsov mrs x9, MPAMVPM5_EL2 140a7cf2743SMax Shvetsov mrs x10, MPAMVPM6_EL2 141a7cf2743SMax Shvetsov stp x9, x10, [x0, #CTX_MPAMVPM5_EL2] 1422825946eSMax Shvetsov 143a7cf2743SMax Shvetsov mrs x11, MPAMVPM7_EL2 144a7cf2743SMax Shvetsov mrs x12, MPAMVPMV_EL2 145a7cf2743SMax Shvetsov stp x11, x12, [x0, #CTX_MPAMVPM7_EL2] 1462825946eSMax Shvetsov#endif 1472825946eSMax Shvetsov 1482825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 6) 149a7cf2743SMax Shvetsov mrs x13, HAFGRTR_EL2 150a7cf2743SMax Shvetsov mrs x14, HDFGRTR_EL2 151a7cf2743SMax Shvetsov stp x13, x14, [x0, #CTX_HAFGRTR_EL2] 1522825946eSMax Shvetsov 153a7cf2743SMax Shvetsov mrs x15, HDFGWTR_EL2 154a7cf2743SMax Shvetsov mrs x16, HFGITR_EL2 155a7cf2743SMax Shvetsov stp x15, x16, [x0, #CTX_HDFGWTR_EL2] 1562825946eSMax Shvetsov 157a7cf2743SMax Shvetsov mrs x9, HFGRTR_EL2 158a7cf2743SMax Shvetsov mrs x10, HFGWTR_EL2 159a7cf2743SMax Shvetsov stp x9, x10, [x0, #CTX_HFGRTR_EL2] 1602825946eSMax Shvetsov 161a7cf2743SMax Shvetsov mrs x11, CNTPOFF_EL2 162a7cf2743SMax Shvetsov str x11, [x0, #CTX_CNTPOFF_EL2] 1632825946eSMax Shvetsov#endif 1642825946eSMax Shvetsov 1652825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 4) 166a7cf2743SMax Shvetsov mrs x12, contextidr_el2 167a7cf2743SMax Shvetsov str x12, [x0, #CTX_CONTEXTIDR_EL2] 1682825946eSMax Shvetsov 1690f777eabSArunachalam Ganapathy#if CTX_INCLUDE_AARCH32_REGS 170a7cf2743SMax Shvetsov mrs x13, sder32_el2 171a7cf2743SMax Shvetsov str x13, [x0, #CTX_SDER32_EL2] 1720f777eabSArunachalam Ganapathy#endif 173a7cf2743SMax Shvetsov mrs x14, ttbr1_el2 174a7cf2743SMax Shvetsov mrs x15, vdisr_el2 175a7cf2743SMax Shvetsov stp x14, x15, [x0, #CTX_TTBR1_EL2] 1762825946eSMax Shvetsov 177062f8aafSArunachalam Ganapathy#if CTX_INCLUDE_NEVE_REGS 178a7cf2743SMax Shvetsov mrs x16, vncr_el2 179a7cf2743SMax Shvetsov str x16, [x0, #CTX_VNCR_EL2] 180062f8aafSArunachalam Ganapathy#endif 1812825946eSMax Shvetsov 182a7cf2743SMax Shvetsov mrs x9, vsesr_el2 183a7cf2743SMax Shvetsov mrs x10, vstcr_el2 184a7cf2743SMax Shvetsov stp x9, x10, [x0, #CTX_VSESR_EL2] 1852825946eSMax Shvetsov 186a7cf2743SMax Shvetsov mrs x11, vsttbr_el2 187a7cf2743SMax Shvetsov mrs x12, TRFCR_EL2 188a7cf2743SMax Shvetsov stp x11, x12, [x0, #CTX_VSTTBR_EL2] 1892825946eSMax Shvetsov#endif 1902825946eSMax Shvetsov 1912825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 5) 192a7cf2743SMax Shvetsov mrs x13, scxtnum_el2 193a7cf2743SMax Shvetsov str x13, [x0, #CTX_SCXTNUM_EL2] 1942825946eSMax Shvetsov#endif 19528f39f02SMax Shvetsov 196*cb4ec47bSjohpow01#if ENABLE_FEAT_HCX 197*cb4ec47bSjohpow01 mrs x14, hcrx_el2 198*cb4ec47bSjohpow01 str x14, [x0, #CTX_HCRX_EL2] 199*cb4ec47bSjohpow01#endif 200*cb4ec47bSjohpow01 20128f39f02SMax Shvetsov ret 20228f39f02SMax Shvetsovendfunc el2_sysregs_context_save 20328f39f02SMax Shvetsov 204a7cf2743SMax Shvetsov 20528f39f02SMax Shvetsov/* ----------------------------------------------------- 20628f39f02SMax Shvetsov * The following function strictly follows the AArch64 207a7cf2743SMax Shvetsov * PCS to use x9-x16 (temporary caller-saved registers) 2082825946eSMax Shvetsov * to restore EL2 system register context. It assumes 2092825946eSMax Shvetsov * that 'x0' is pointing to a 'el2_sys_regs' structure 21028f39f02SMax Shvetsov * from where the register context will be restored 2112825946eSMax Shvetsov 2122825946eSMax Shvetsov * The following registers are not restored 2132825946eSMax Shvetsov * AMEVCNTVOFF0<n>_EL2 2142825946eSMax Shvetsov * AMEVCNTVOFF1<n>_EL2 2152825946eSMax Shvetsov * ICH_AP0R<n>_EL2 2162825946eSMax Shvetsov * ICH_AP1R<n>_EL2 2172825946eSMax Shvetsov * ICH_LR<n>_EL2 21828f39f02SMax Shvetsov * ----------------------------------------------------- 21928f39f02SMax Shvetsov */ 22028f39f02SMax Shvetsovfunc el2_sysregs_context_restore 2212825946eSMax Shvetsov ldp x9, x10, [x0, #CTX_ACTLR_EL2] 22228f39f02SMax Shvetsov msr actlr_el2, x9 2232825946eSMax Shvetsov msr afsr0_el2, x10 22428f39f02SMax Shvetsov 2252825946eSMax Shvetsov ldp x11, x12, [x0, #CTX_AFSR1_EL2] 2262825946eSMax Shvetsov msr afsr1_el2, x11 2272825946eSMax Shvetsov msr amair_el2, x12 22828f39f02SMax Shvetsov 2292825946eSMax Shvetsov ldp x13, x14, [x0, #CTX_CNTHCTL_EL2] 2302825946eSMax Shvetsov msr cnthctl_el2, x13 231a7cf2743SMax Shvetsov msr cntvoff_el2, x14 23228f39f02SMax Shvetsov 233a7cf2743SMax Shvetsov ldr x15, [x0, #CTX_CPTR_EL2] 234a7cf2743SMax Shvetsov msr cptr_el2, x15 23528f39f02SMax Shvetsov 2360f777eabSArunachalam Ganapathy#if CTX_INCLUDE_AARCH32_REGS 237a7cf2743SMax Shvetsov ldr x16, [x0, #CTX_DBGVCR32_EL2] 238a7cf2743SMax Shvetsov msr dbgvcr32_el2, x16 2390f777eabSArunachalam Ganapathy#endif 24028f39f02SMax Shvetsov 241a7cf2743SMax Shvetsov ldp x9, x10, [x0, #CTX_ELR_EL2] 242a7cf2743SMax Shvetsov msr elr_el2, x9 243a7cf2743SMax Shvetsov msr esr_el2, x10 24428f39f02SMax Shvetsov 245a7cf2743SMax Shvetsov ldp x11, x12, [x0, #CTX_FAR_EL2] 246a7cf2743SMax Shvetsov msr far_el2, x11 247a7cf2743SMax Shvetsov msr hacr_el2, x12 24828f39f02SMax Shvetsov 249a7cf2743SMax Shvetsov ldp x13, x14, [x0, #CTX_HCR_EL2] 250a7cf2743SMax Shvetsov msr hcr_el2, x13 251a7cf2743SMax Shvetsov msr hpfar_el2, x14 25228f39f02SMax Shvetsov 253a7cf2743SMax Shvetsov ldp x15, x16, [x0, #CTX_HSTR_EL2] 254a7cf2743SMax Shvetsov msr hstr_el2, x15 255a7cf2743SMax Shvetsov msr ICC_SRE_EL2, x16 25628f39f02SMax Shvetsov 257a7cf2743SMax Shvetsov ldp x9, x10, [x0, #CTX_ICH_HCR_EL2] 258a7cf2743SMax Shvetsov msr ICH_HCR_EL2, x9 259a7cf2743SMax Shvetsov msr ICH_VMCR_EL2, x10 260a7cf2743SMax Shvetsov 261a7cf2743SMax Shvetsov ldp x11, x12, [x0, #CTX_MAIR_EL2] 262a7cf2743SMax Shvetsov msr mair_el2, x11 263a7cf2743SMax Shvetsov msr mdcr_el2, x12 26428f39f02SMax Shvetsov 2652b036b79SArunachalam Ganapathy#if ENABLE_SPE_FOR_LOWER_ELS 266a7cf2743SMax Shvetsov ldr x13, [x0, #CTX_PMSCR_EL2] 267a7cf2743SMax Shvetsov msr PMSCR_EL2, x13 2682b036b79SArunachalam Ganapathy#endif 269a7cf2743SMax Shvetsov ldr x14, [x0, #CTX_SCTLR_EL2] 270a7cf2743SMax Shvetsov msr sctlr_el2, x14 27128f39f02SMax Shvetsov 272a7cf2743SMax Shvetsov ldp x15, x16, [x0, #CTX_SPSR_EL2] 273a7cf2743SMax Shvetsov msr spsr_el2, x15 274a7cf2743SMax Shvetsov msr sp_el2, x16 27528f39f02SMax Shvetsov 276a7cf2743SMax Shvetsov ldp x9, x10, [x0, #CTX_TCR_EL2] 277a7cf2743SMax Shvetsov msr tcr_el2, x9 278a7cf2743SMax Shvetsov msr tpidr_el2, x10 27928f39f02SMax Shvetsov 280a7cf2743SMax Shvetsov ldp x11, x12, [x0, #CTX_TTBR0_EL2] 281a7cf2743SMax Shvetsov msr ttbr0_el2, x11 282a7cf2743SMax Shvetsov msr vbar_el2, x12 28328f39f02SMax Shvetsov 284a7cf2743SMax Shvetsov ldp x13, x14, [x0, #CTX_VMPIDR_EL2] 285a7cf2743SMax Shvetsov msr vmpidr_el2, x13 286a7cf2743SMax Shvetsov msr vpidr_el2, x14 28728f39f02SMax Shvetsov 288a7cf2743SMax Shvetsov ldp x15, x16, [x0, #CTX_VTCR_EL2] 289a7cf2743SMax Shvetsov msr vtcr_el2, x15 290a7cf2743SMax Shvetsov msr vttbr_el2, x16 29128f39f02SMax Shvetsov 2922825946eSMax Shvetsov#if CTX_INCLUDE_MTE_REGS 293fb2072b0SManish V Badarkhe ldr x9, [x0, #CTX_TFSR_EL2] 294fb2072b0SManish V Badarkhe msr TFSR_EL2, x9 2952825946eSMax Shvetsov#endif 29628f39f02SMax Shvetsov 2972825946eSMax Shvetsov#if ENABLE_MPAM_FOR_LOWER_ELS 298a7cf2743SMax Shvetsov ldr x10, [x0, #CTX_MPAM2_EL2] 299fb2072b0SManish V Badarkhe msr MPAM2_EL2, x10 300a7cf2743SMax Shvetsov 301a7cf2743SMax Shvetsov ldp x11, x12, [x0, #CTX_MPAMHCR_EL2] 302fb2072b0SManish V Badarkhe msr MPAMHCR_EL2, x11 303fb2072b0SManish V Badarkhe msr MPAMVPM0_EL2, x12 304a7cf2743SMax Shvetsov 305a7cf2743SMax Shvetsov ldp x13, x14, [x0, #CTX_MPAMVPM1_EL2] 306fb2072b0SManish V Badarkhe msr MPAMVPM1_EL2, x13 307fb2072b0SManish V Badarkhe msr MPAMVPM2_EL2, x14 308a7cf2743SMax Shvetsov 309a7cf2743SMax Shvetsov ldp x15, x16, [x0, #CTX_MPAMVPM3_EL2] 310fb2072b0SManish V Badarkhe msr MPAMVPM3_EL2, x15 311fb2072b0SManish V Badarkhe msr MPAMVPM4_EL2, x16 3122825946eSMax Shvetsov 313a7cf2743SMax Shvetsov ldp x9, x10, [x0, #CTX_MPAMVPM5_EL2] 314a7cf2743SMax Shvetsov msr MPAMVPM5_EL2, x9 315a7cf2743SMax Shvetsov msr MPAMVPM6_EL2, x10 3162825946eSMax Shvetsov 317a7cf2743SMax Shvetsov ldp x11, x12, [x0, #CTX_MPAMVPM7_EL2] 318a7cf2743SMax Shvetsov msr MPAMVPM7_EL2, x11 319a7cf2743SMax Shvetsov msr MPAMVPMV_EL2, x12 3202825946eSMax Shvetsov#endif 3212825946eSMax Shvetsov 3222825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 6) 323a7cf2743SMax Shvetsov ldp x13, x14, [x0, #CTX_HAFGRTR_EL2] 324a7cf2743SMax Shvetsov msr HAFGRTR_EL2, x13 325a7cf2743SMax Shvetsov msr HDFGRTR_EL2, x14 3262825946eSMax Shvetsov 327a7cf2743SMax Shvetsov ldp x15, x16, [x0, #CTX_HDFGWTR_EL2] 328a7cf2743SMax Shvetsov msr HDFGWTR_EL2, x15 329a7cf2743SMax Shvetsov msr HFGITR_EL2, x16 3302825946eSMax Shvetsov 331a7cf2743SMax Shvetsov ldp x9, x10, [x0, #CTX_HFGRTR_EL2] 332a7cf2743SMax Shvetsov msr HFGRTR_EL2, x9 333a7cf2743SMax Shvetsov msr HFGWTR_EL2, x10 3342825946eSMax Shvetsov 335a7cf2743SMax Shvetsov ldr x11, [x0, #CTX_CNTPOFF_EL2] 336a7cf2743SMax Shvetsov msr CNTPOFF_EL2, x11 3372825946eSMax Shvetsov#endif 3382825946eSMax Shvetsov 3392825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 4) 340a7cf2743SMax Shvetsov ldr x12, [x0, #CTX_CONTEXTIDR_EL2] 341a7cf2743SMax Shvetsov msr contextidr_el2, x12 3422825946eSMax Shvetsov 3430f777eabSArunachalam Ganapathy#if CTX_INCLUDE_AARCH32_REGS 344a7cf2743SMax Shvetsov ldr x13, [x0, #CTX_SDER32_EL2] 345a7cf2743SMax Shvetsov msr sder32_el2, x13 3460f777eabSArunachalam Ganapathy#endif 347a7cf2743SMax Shvetsov ldp x14, x15, [x0, #CTX_TTBR1_EL2] 348a7cf2743SMax Shvetsov msr ttbr1_el2, x14 349a7cf2743SMax Shvetsov msr vdisr_el2, x15 3502825946eSMax Shvetsov 351062f8aafSArunachalam Ganapathy#if CTX_INCLUDE_NEVE_REGS 352a7cf2743SMax Shvetsov ldr x16, [x0, #CTX_VNCR_EL2] 353a7cf2743SMax Shvetsov msr vncr_el2, x16 354062f8aafSArunachalam Ganapathy#endif 3552825946eSMax Shvetsov 356a7cf2743SMax Shvetsov ldp x9, x10, [x0, #CTX_VSESR_EL2] 357a7cf2743SMax Shvetsov msr vsesr_el2, x9 358a7cf2743SMax Shvetsov msr vstcr_el2, x10 3592825946eSMax Shvetsov 360a7cf2743SMax Shvetsov ldp x11, x12, [x0, #CTX_VSTTBR_EL2] 361a7cf2743SMax Shvetsov msr vsttbr_el2, x11 362a7cf2743SMax Shvetsov msr TRFCR_EL2, x12 3632825946eSMax Shvetsov#endif 3642825946eSMax Shvetsov 3652825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 5) 366a7cf2743SMax Shvetsov ldr x13, [x0, #CTX_SCXTNUM_EL2] 367a7cf2743SMax Shvetsov msr scxtnum_el2, x13 3682825946eSMax Shvetsov#endif 36928f39f02SMax Shvetsov 370*cb4ec47bSjohpow01#if ENABLE_FEAT_HCX 371*cb4ec47bSjohpow01 ldr x14, [x0, #CTX_HCRX_EL2] 372*cb4ec47bSjohpow01 msr hcrx_el2, x14 373*cb4ec47bSjohpow01#endif 374*cb4ec47bSjohpow01 37528f39f02SMax Shvetsov ret 37628f39f02SMax Shvetsovendfunc el2_sysregs_context_restore 37728f39f02SMax Shvetsov 37828f39f02SMax Shvetsov#endif /* CTX_INCLUDE_EL2_REGS */ 37928f39f02SMax Shvetsov 380ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 381ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use 382ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to save EL1 system 383ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a 384ed108b56SAlexei Fedorov * 'el1_sys_regs' structure where the register context will be saved. 385ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 386532ed618SSoby Mathew */ 387532ed618SSoby Mathewfunc el1_sysregs_context_save 388532ed618SSoby Mathew 389532ed618SSoby Mathew mrs x9, spsr_el1 390532ed618SSoby Mathew mrs x10, elr_el1 391532ed618SSoby Mathew stp x9, x10, [x0, #CTX_SPSR_EL1] 392532ed618SSoby Mathew 3933b8456bdSManish V Badarkhe#if !ERRATA_SPECULATIVE_AT 394532ed618SSoby Mathew mrs x15, sctlr_el1 395cb55615cSManish V Badarkhe mrs x16, tcr_el1 396532ed618SSoby Mathew stp x15, x16, [x0, #CTX_SCTLR_EL1] 3973b8456bdSManish V Badarkhe#endif 398532ed618SSoby Mathew 399532ed618SSoby Mathew mrs x17, cpacr_el1 400532ed618SSoby Mathew mrs x9, csselr_el1 401532ed618SSoby Mathew stp x17, x9, [x0, #CTX_CPACR_EL1] 402532ed618SSoby Mathew 403532ed618SSoby Mathew mrs x10, sp_el1 404532ed618SSoby Mathew mrs x11, esr_el1 405532ed618SSoby Mathew stp x10, x11, [x0, #CTX_SP_EL1] 406532ed618SSoby Mathew 407532ed618SSoby Mathew mrs x12, ttbr0_el1 408532ed618SSoby Mathew mrs x13, ttbr1_el1 409532ed618SSoby Mathew stp x12, x13, [x0, #CTX_TTBR0_EL1] 410532ed618SSoby Mathew 411532ed618SSoby Mathew mrs x14, mair_el1 412532ed618SSoby Mathew mrs x15, amair_el1 413532ed618SSoby Mathew stp x14, x15, [x0, #CTX_MAIR_EL1] 414532ed618SSoby Mathew 415cb55615cSManish V Badarkhe mrs x16, actlr_el1 416532ed618SSoby Mathew mrs x17, tpidr_el1 417cb55615cSManish V Badarkhe stp x16, x17, [x0, #CTX_ACTLR_EL1] 418532ed618SSoby Mathew 419532ed618SSoby Mathew mrs x9, tpidr_el0 420532ed618SSoby Mathew mrs x10, tpidrro_el0 421532ed618SSoby Mathew stp x9, x10, [x0, #CTX_TPIDR_EL0] 422532ed618SSoby Mathew 423532ed618SSoby Mathew mrs x13, par_el1 424532ed618SSoby Mathew mrs x14, far_el1 425532ed618SSoby Mathew stp x13, x14, [x0, #CTX_PAR_EL1] 426532ed618SSoby Mathew 427532ed618SSoby Mathew mrs x15, afsr0_el1 428532ed618SSoby Mathew mrs x16, afsr1_el1 429532ed618SSoby Mathew stp x15, x16, [x0, #CTX_AFSR0_EL1] 430532ed618SSoby Mathew 431532ed618SSoby Mathew mrs x17, contextidr_el1 432532ed618SSoby Mathew mrs x9, vbar_el1 433532ed618SSoby Mathew stp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] 434532ed618SSoby Mathew 435532ed618SSoby Mathew /* Save AArch32 system registers if the build has instructed so */ 436532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS 437532ed618SSoby Mathew mrs x11, spsr_abt 438532ed618SSoby Mathew mrs x12, spsr_und 439532ed618SSoby Mathew stp x11, x12, [x0, #CTX_SPSR_ABT] 440532ed618SSoby Mathew 441532ed618SSoby Mathew mrs x13, spsr_irq 442532ed618SSoby Mathew mrs x14, spsr_fiq 443532ed618SSoby Mathew stp x13, x14, [x0, #CTX_SPSR_IRQ] 444532ed618SSoby Mathew 445532ed618SSoby Mathew mrs x15, dacr32_el2 446532ed618SSoby Mathew mrs x16, ifsr32_el2 447532ed618SSoby Mathew stp x15, x16, [x0, #CTX_DACR32_EL2] 448532ed618SSoby Mathew#endif 449532ed618SSoby Mathew 450532ed618SSoby Mathew /* Save NS timer registers if the build has instructed so */ 451532ed618SSoby Mathew#if NS_TIMER_SWITCH 452532ed618SSoby Mathew mrs x10, cntp_ctl_el0 453532ed618SSoby Mathew mrs x11, cntp_cval_el0 454532ed618SSoby Mathew stp x10, x11, [x0, #CTX_CNTP_CTL_EL0] 455532ed618SSoby Mathew 456532ed618SSoby Mathew mrs x12, cntv_ctl_el0 457532ed618SSoby Mathew mrs x13, cntv_cval_el0 458532ed618SSoby Mathew stp x12, x13, [x0, #CTX_CNTV_CTL_EL0] 459532ed618SSoby Mathew 460532ed618SSoby Mathew mrs x14, cntkctl_el1 461532ed618SSoby Mathew str x14, [x0, #CTX_CNTKCTL_EL1] 462532ed618SSoby Mathew#endif 463532ed618SSoby Mathew 4649dd94382SJustin Chadwell /* Save MTE system registers if the build has instructed so */ 4659dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS 4669dd94382SJustin Chadwell mrs x15, TFSRE0_EL1 4679dd94382SJustin Chadwell mrs x16, TFSR_EL1 4689dd94382SJustin Chadwell stp x15, x16, [x0, #CTX_TFSRE0_EL1] 4699dd94382SJustin Chadwell 4709dd94382SJustin Chadwell mrs x9, RGSR_EL1 4719dd94382SJustin Chadwell mrs x10, GCR_EL1 4729dd94382SJustin Chadwell stp x9, x10, [x0, #CTX_RGSR_EL1] 4739dd94382SJustin Chadwell#endif 4749dd94382SJustin Chadwell 475532ed618SSoby Mathew ret 476532ed618SSoby Mathewendfunc el1_sysregs_context_save 477532ed618SSoby Mathew 478ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 479ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use 480ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to restore EL1 system 481ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a 482ed108b56SAlexei Fedorov * 'el1_sys_regs' structure from where the register context will be 483ed108b56SAlexei Fedorov * restored 484ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 485532ed618SSoby Mathew */ 486532ed618SSoby Mathewfunc el1_sysregs_context_restore 487532ed618SSoby Mathew 488532ed618SSoby Mathew ldp x9, x10, [x0, #CTX_SPSR_EL1] 489532ed618SSoby Mathew msr spsr_el1, x9 490532ed618SSoby Mathew msr elr_el1, x10 491532ed618SSoby Mathew 4923b8456bdSManish V Badarkhe#if !ERRATA_SPECULATIVE_AT 493fb2072b0SManish V Badarkhe ldp x15, x16, [x0, #CTX_SCTLR_EL1] 494fb2072b0SManish V Badarkhe msr sctlr_el1, x15 495cb55615cSManish V Badarkhe msr tcr_el1, x16 4963b8456bdSManish V Badarkhe#endif 497532ed618SSoby Mathew 498532ed618SSoby Mathew ldp x17, x9, [x0, #CTX_CPACR_EL1] 499532ed618SSoby Mathew msr cpacr_el1, x17 500532ed618SSoby Mathew msr csselr_el1, x9 501532ed618SSoby Mathew 502532ed618SSoby Mathew ldp x10, x11, [x0, #CTX_SP_EL1] 503532ed618SSoby Mathew msr sp_el1, x10 504532ed618SSoby Mathew msr esr_el1, x11 505532ed618SSoby Mathew 506532ed618SSoby Mathew ldp x12, x13, [x0, #CTX_TTBR0_EL1] 507532ed618SSoby Mathew msr ttbr0_el1, x12 508532ed618SSoby Mathew msr ttbr1_el1, x13 509532ed618SSoby Mathew 510532ed618SSoby Mathew ldp x14, x15, [x0, #CTX_MAIR_EL1] 511532ed618SSoby Mathew msr mair_el1, x14 512532ed618SSoby Mathew msr amair_el1, x15 513532ed618SSoby Mathew 514cb55615cSManish V Badarkhe ldp x16, x17, [x0, #CTX_ACTLR_EL1] 515cb55615cSManish V Badarkhe msr actlr_el1, x16 516fb2072b0SManish V Badarkhe msr tpidr_el1, x17 517532ed618SSoby Mathew 518532ed618SSoby Mathew ldp x9, x10, [x0, #CTX_TPIDR_EL0] 519532ed618SSoby Mathew msr tpidr_el0, x9 520532ed618SSoby Mathew msr tpidrro_el0, x10 521532ed618SSoby Mathew 522532ed618SSoby Mathew ldp x13, x14, [x0, #CTX_PAR_EL1] 523532ed618SSoby Mathew msr par_el1, x13 524532ed618SSoby Mathew msr far_el1, x14 525532ed618SSoby Mathew 526532ed618SSoby Mathew ldp x15, x16, [x0, #CTX_AFSR0_EL1] 527532ed618SSoby Mathew msr afsr0_el1, x15 528532ed618SSoby Mathew msr afsr1_el1, x16 529532ed618SSoby Mathew 530532ed618SSoby Mathew ldp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] 531532ed618SSoby Mathew msr contextidr_el1, x17 532532ed618SSoby Mathew msr vbar_el1, x9 533532ed618SSoby Mathew 534532ed618SSoby Mathew /* Restore AArch32 system registers if the build has instructed so */ 535532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS 536532ed618SSoby Mathew ldp x11, x12, [x0, #CTX_SPSR_ABT] 537532ed618SSoby Mathew msr spsr_abt, x11 538532ed618SSoby Mathew msr spsr_und, x12 539532ed618SSoby Mathew 540532ed618SSoby Mathew ldp x13, x14, [x0, #CTX_SPSR_IRQ] 541532ed618SSoby Mathew msr spsr_irq, x13 542532ed618SSoby Mathew msr spsr_fiq, x14 543532ed618SSoby Mathew 544532ed618SSoby Mathew ldp x15, x16, [x0, #CTX_DACR32_EL2] 545532ed618SSoby Mathew msr dacr32_el2, x15 546532ed618SSoby Mathew msr ifsr32_el2, x16 547532ed618SSoby Mathew#endif 548532ed618SSoby Mathew /* Restore NS timer registers if the build has instructed so */ 549532ed618SSoby Mathew#if NS_TIMER_SWITCH 550532ed618SSoby Mathew ldp x10, x11, [x0, #CTX_CNTP_CTL_EL0] 551532ed618SSoby Mathew msr cntp_ctl_el0, x10 552532ed618SSoby Mathew msr cntp_cval_el0, x11 553532ed618SSoby Mathew 554532ed618SSoby Mathew ldp x12, x13, [x0, #CTX_CNTV_CTL_EL0] 555532ed618SSoby Mathew msr cntv_ctl_el0, x12 556532ed618SSoby Mathew msr cntv_cval_el0, x13 557532ed618SSoby Mathew 558532ed618SSoby Mathew ldr x14, [x0, #CTX_CNTKCTL_EL1] 559532ed618SSoby Mathew msr cntkctl_el1, x14 560532ed618SSoby Mathew#endif 5619dd94382SJustin Chadwell /* Restore MTE system registers if the build has instructed so */ 5629dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS 5639dd94382SJustin Chadwell ldp x11, x12, [x0, #CTX_TFSRE0_EL1] 5649dd94382SJustin Chadwell msr TFSRE0_EL1, x11 5659dd94382SJustin Chadwell msr TFSR_EL1, x12 5669dd94382SJustin Chadwell 5679dd94382SJustin Chadwell ldp x13, x14, [x0, #CTX_RGSR_EL1] 5689dd94382SJustin Chadwell msr RGSR_EL1, x13 5699dd94382SJustin Chadwell msr GCR_EL1, x14 5709dd94382SJustin Chadwell#endif 571532ed618SSoby Mathew 572532ed618SSoby Mathew /* No explict ISB required here as ERET covers it */ 573532ed618SSoby Mathew ret 574532ed618SSoby Mathewendfunc el1_sysregs_context_restore 575532ed618SSoby Mathew 576ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 577ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use 578ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers according to AArch64 PCS) 579ed108b56SAlexei Fedorov * to save floating point register context. It assumes that 'x0' is 580ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure where the register context will 581532ed618SSoby Mathew * be saved. 582532ed618SSoby Mathew * 583ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set. 584ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in 585ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared. 586532ed618SSoby Mathew * 587532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world 588ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 589532ed618SSoby Mathew */ 590532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS 591532ed618SSoby Mathewfunc fpregs_context_save 592532ed618SSoby Mathew stp q0, q1, [x0, #CTX_FP_Q0] 593532ed618SSoby Mathew stp q2, q3, [x0, #CTX_FP_Q2] 594532ed618SSoby Mathew stp q4, q5, [x0, #CTX_FP_Q4] 595532ed618SSoby Mathew stp q6, q7, [x0, #CTX_FP_Q6] 596532ed618SSoby Mathew stp q8, q9, [x0, #CTX_FP_Q8] 597532ed618SSoby Mathew stp q10, q11, [x0, #CTX_FP_Q10] 598532ed618SSoby Mathew stp q12, q13, [x0, #CTX_FP_Q12] 599532ed618SSoby Mathew stp q14, q15, [x0, #CTX_FP_Q14] 600532ed618SSoby Mathew stp q16, q17, [x0, #CTX_FP_Q16] 601532ed618SSoby Mathew stp q18, q19, [x0, #CTX_FP_Q18] 602532ed618SSoby Mathew stp q20, q21, [x0, #CTX_FP_Q20] 603532ed618SSoby Mathew stp q22, q23, [x0, #CTX_FP_Q22] 604532ed618SSoby Mathew stp q24, q25, [x0, #CTX_FP_Q24] 605532ed618SSoby Mathew stp q26, q27, [x0, #CTX_FP_Q26] 606532ed618SSoby Mathew stp q28, q29, [x0, #CTX_FP_Q28] 607532ed618SSoby Mathew stp q30, q31, [x0, #CTX_FP_Q30] 608532ed618SSoby Mathew 609532ed618SSoby Mathew mrs x9, fpsr 610532ed618SSoby Mathew str x9, [x0, #CTX_FP_FPSR] 611532ed618SSoby Mathew 612532ed618SSoby Mathew mrs x10, fpcr 613532ed618SSoby Mathew str x10, [x0, #CTX_FP_FPCR] 614532ed618SSoby Mathew 61591089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS 61691089f36SDavid Cunado mrs x11, fpexc32_el2 61791089f36SDavid Cunado str x11, [x0, #CTX_FP_FPEXC32_EL2] 61891089f36SDavid Cunado#endif 619532ed618SSoby Mathew ret 620532ed618SSoby Mathewendfunc fpregs_context_save 621532ed618SSoby Mathew 622ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 623ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use x9-x17 624ed108b56SAlexei Fedorov * (temporary caller-saved registers according to AArch64 PCS) to 625ed108b56SAlexei Fedorov * restore floating point register context. It assumes that 'x0' is 626ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure from where the register context 627532ed618SSoby Mathew * will be restored. 628532ed618SSoby Mathew * 629ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set. 630ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in 631ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared. 632532ed618SSoby Mathew * 633532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world 634ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 635532ed618SSoby Mathew */ 636532ed618SSoby Mathewfunc fpregs_context_restore 637532ed618SSoby Mathew ldp q0, q1, [x0, #CTX_FP_Q0] 638532ed618SSoby Mathew ldp q2, q3, [x0, #CTX_FP_Q2] 639532ed618SSoby Mathew ldp q4, q5, [x0, #CTX_FP_Q4] 640532ed618SSoby Mathew ldp q6, q7, [x0, #CTX_FP_Q6] 641532ed618SSoby Mathew ldp q8, q9, [x0, #CTX_FP_Q8] 642532ed618SSoby Mathew ldp q10, q11, [x0, #CTX_FP_Q10] 643532ed618SSoby Mathew ldp q12, q13, [x0, #CTX_FP_Q12] 644532ed618SSoby Mathew ldp q14, q15, [x0, #CTX_FP_Q14] 645532ed618SSoby Mathew ldp q16, q17, [x0, #CTX_FP_Q16] 646532ed618SSoby Mathew ldp q18, q19, [x0, #CTX_FP_Q18] 647532ed618SSoby Mathew ldp q20, q21, [x0, #CTX_FP_Q20] 648532ed618SSoby Mathew ldp q22, q23, [x0, #CTX_FP_Q22] 649532ed618SSoby Mathew ldp q24, q25, [x0, #CTX_FP_Q24] 650532ed618SSoby Mathew ldp q26, q27, [x0, #CTX_FP_Q26] 651532ed618SSoby Mathew ldp q28, q29, [x0, #CTX_FP_Q28] 652532ed618SSoby Mathew ldp q30, q31, [x0, #CTX_FP_Q30] 653532ed618SSoby Mathew 654532ed618SSoby Mathew ldr x9, [x0, #CTX_FP_FPSR] 655532ed618SSoby Mathew msr fpsr, x9 656532ed618SSoby Mathew 657532ed618SSoby Mathew ldr x10, [x0, #CTX_FP_FPCR] 658532ed618SSoby Mathew msr fpcr, x10 659532ed618SSoby Mathew 66091089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS 66191089f36SDavid Cunado ldr x11, [x0, #CTX_FP_FPEXC32_EL2] 66291089f36SDavid Cunado msr fpexc32_el2, x11 66391089f36SDavid Cunado#endif 664532ed618SSoby Mathew /* 665532ed618SSoby Mathew * No explict ISB required here as ERET to 666532ed618SSoby Mathew * switch to secure EL1 or non-secure world 667532ed618SSoby Mathew * covers it 668532ed618SSoby Mathew */ 669532ed618SSoby Mathew 670532ed618SSoby Mathew ret 671532ed618SSoby Mathewendfunc fpregs_context_restore 672532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */ 673532ed618SSoby Mathew 674ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 675ed108b56SAlexei Fedorov * The following function is used to save and restore all the general 676ed108b56SAlexei Fedorov * purpose and ARMv8.3-PAuth (if enabled) registers. 677ed108b56SAlexei Fedorov * It also checks if Secure Cycle Counter is not disabled in MDCR_EL3 678ed108b56SAlexei Fedorov * when ARMv8.5-PMU is implemented, and if called from Non-secure 679ed108b56SAlexei Fedorov * state saves PMCR_EL0 and disables Cycle Counter. 680ed108b56SAlexei Fedorov * 681ed108b56SAlexei Fedorov * Ideally we would only save and restore the callee saved registers 682ed108b56SAlexei Fedorov * when a world switch occurs but that type of implementation is more 683ed108b56SAlexei Fedorov * complex. So currently we will always save and restore these 684ed108b56SAlexei Fedorov * registers on entry and exit of EL3. 685ed108b56SAlexei Fedorov * These are not macros to ensure their invocation fits within the 32 686ed108b56SAlexei Fedorov * instructions per exception vector. 687532ed618SSoby Mathew * clobbers: x18 688ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 689532ed618SSoby Mathew */ 690ed108b56SAlexei Fedorovfunc save_gp_pmcr_pauth_regs 691532ed618SSoby Mathew stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 692532ed618SSoby Mathew stp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 693532ed618SSoby Mathew stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 694532ed618SSoby Mathew stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 695532ed618SSoby Mathew stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 696532ed618SSoby Mathew stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 697532ed618SSoby Mathew stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 698532ed618SSoby Mathew stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 699532ed618SSoby Mathew stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 700532ed618SSoby Mathew stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 701532ed618SSoby Mathew stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] 702532ed618SSoby Mathew stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] 703532ed618SSoby Mathew stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] 704532ed618SSoby Mathew stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] 705532ed618SSoby Mathew stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] 706532ed618SSoby Mathew mrs x18, sp_el0 707532ed618SSoby Mathew str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] 708532ed618SSoby Mathew 709ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 71012f6c064SAlexei Fedorov * Check if earlier initialization MDCR_EL3.SCCD/MCCD to 1 71112f6c064SAlexei Fedorov * failed, meaning that FEAT_PMUv3p5/7 is not implemented and 71212f6c064SAlexei Fedorov * PMCR_EL0 should be saved in non-secure context. 713ed108b56SAlexei Fedorov * ---------------------------------------------------------- 714ef653d93SJeenu Viswambharan */ 71512f6c064SAlexei Fedorov mov_imm x10, (MDCR_SCCD_BIT | MDCR_MCCD_BIT) 716ed108b56SAlexei Fedorov mrs x9, mdcr_el3 71712f6c064SAlexei Fedorov tst x9, x10 718ed108b56SAlexei Fedorov bne 1f 719ed108b56SAlexei Fedorov 720ed108b56SAlexei Fedorov /* Secure Cycle Counter is not disabled */ 721ed108b56SAlexei Fedorov mrs x9, pmcr_el0 722ed108b56SAlexei Fedorov 723ed108b56SAlexei Fedorov /* Check caller's security state */ 724ed108b56SAlexei Fedorov mrs x10, scr_el3 725ed108b56SAlexei Fedorov tst x10, #SCR_NS_BIT 726ed108b56SAlexei Fedorov beq 2f 727ed108b56SAlexei Fedorov 728ed108b56SAlexei Fedorov /* Save PMCR_EL0 if called from Non-secure state */ 729ed108b56SAlexei Fedorov str x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] 730ed108b56SAlexei Fedorov 731ed108b56SAlexei Fedorov /* Disable cycle counter when event counting is prohibited */ 732ed108b56SAlexei Fedorov2: orr x9, x9, #PMCR_EL0_DP_BIT 733ed108b56SAlexei Fedorov msr pmcr_el0, x9 734ed108b56SAlexei Fedorov isb 735ed108b56SAlexei Fedorov1: 736ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS 737ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 738ed108b56SAlexei Fedorov * Save the ARMv8.3-PAuth keys as they are not banked 739ed108b56SAlexei Fedorov * by exception level 740ed108b56SAlexei Fedorov * ---------------------------------------------------------- 741ed108b56SAlexei Fedorov */ 742ed108b56SAlexei Fedorov add x19, sp, #CTX_PAUTH_REGS_OFFSET 743ed108b56SAlexei Fedorov 744ed108b56SAlexei Fedorov mrs x20, APIAKeyLo_EL1 /* x21:x20 = APIAKey */ 745ed108b56SAlexei Fedorov mrs x21, APIAKeyHi_EL1 746ed108b56SAlexei Fedorov mrs x22, APIBKeyLo_EL1 /* x23:x22 = APIBKey */ 747ed108b56SAlexei Fedorov mrs x23, APIBKeyHi_EL1 748ed108b56SAlexei Fedorov mrs x24, APDAKeyLo_EL1 /* x25:x24 = APDAKey */ 749ed108b56SAlexei Fedorov mrs x25, APDAKeyHi_EL1 750ed108b56SAlexei Fedorov mrs x26, APDBKeyLo_EL1 /* x27:x26 = APDBKey */ 751ed108b56SAlexei Fedorov mrs x27, APDBKeyHi_EL1 752ed108b56SAlexei Fedorov mrs x28, APGAKeyLo_EL1 /* x29:x28 = APGAKey */ 753ed108b56SAlexei Fedorov mrs x29, APGAKeyHi_EL1 754ed108b56SAlexei Fedorov 755ed108b56SAlexei Fedorov stp x20, x21, [x19, #CTX_PACIAKEY_LO] 756ed108b56SAlexei Fedorov stp x22, x23, [x19, #CTX_PACIBKEY_LO] 757ed108b56SAlexei Fedorov stp x24, x25, [x19, #CTX_PACDAKEY_LO] 758ed108b56SAlexei Fedorov stp x26, x27, [x19, #CTX_PACDBKEY_LO] 759ed108b56SAlexei Fedorov stp x28, x29, [x19, #CTX_PACGAKEY_LO] 760ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */ 761ed108b56SAlexei Fedorov 762ed108b56SAlexei Fedorov ret 763ed108b56SAlexei Fedorovendfunc save_gp_pmcr_pauth_regs 764ed108b56SAlexei Fedorov 765ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 766ed108b56SAlexei Fedorov * This function restores ARMv8.3-PAuth (if enabled) and all general 767ed108b56SAlexei Fedorov * purpose registers except x30 from the CPU context. 768ed108b56SAlexei Fedorov * x30 register must be explicitly restored by the caller. 769ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 770ed108b56SAlexei Fedorov */ 771ed108b56SAlexei Fedorovfunc restore_gp_pmcr_pauth_regs 772ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS 773ed108b56SAlexei Fedorov /* Restore the ARMv8.3 PAuth keys */ 774ed108b56SAlexei Fedorov add x10, sp, #CTX_PAUTH_REGS_OFFSET 775ed108b56SAlexei Fedorov 776ed108b56SAlexei Fedorov ldp x0, x1, [x10, #CTX_PACIAKEY_LO] /* x1:x0 = APIAKey */ 777ed108b56SAlexei Fedorov ldp x2, x3, [x10, #CTX_PACIBKEY_LO] /* x3:x2 = APIBKey */ 778ed108b56SAlexei Fedorov ldp x4, x5, [x10, #CTX_PACDAKEY_LO] /* x5:x4 = APDAKey */ 779ed108b56SAlexei Fedorov ldp x6, x7, [x10, #CTX_PACDBKEY_LO] /* x7:x6 = APDBKey */ 780ed108b56SAlexei Fedorov ldp x8, x9, [x10, #CTX_PACGAKEY_LO] /* x9:x8 = APGAKey */ 781ed108b56SAlexei Fedorov 782ed108b56SAlexei Fedorov msr APIAKeyLo_EL1, x0 783ed108b56SAlexei Fedorov msr APIAKeyHi_EL1, x1 784ed108b56SAlexei Fedorov msr APIBKeyLo_EL1, x2 785ed108b56SAlexei Fedorov msr APIBKeyHi_EL1, x3 786ed108b56SAlexei Fedorov msr APDAKeyLo_EL1, x4 787ed108b56SAlexei Fedorov msr APDAKeyHi_EL1, x5 788ed108b56SAlexei Fedorov msr APDBKeyLo_EL1, x6 789ed108b56SAlexei Fedorov msr APDBKeyHi_EL1, x7 790ed108b56SAlexei Fedorov msr APGAKeyLo_EL1, x8 791ed108b56SAlexei Fedorov msr APGAKeyHi_EL1, x9 792ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */ 793ed108b56SAlexei Fedorov 794ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 795ed108b56SAlexei Fedorov * Restore PMCR_EL0 when returning to Non-secure state if 796ed108b56SAlexei Fedorov * Secure Cycle Counter is not disabled in MDCR_EL3 when 797ed108b56SAlexei Fedorov * ARMv8.5-PMU is implemented. 798ed108b56SAlexei Fedorov * ---------------------------------------------------------- 799ed108b56SAlexei Fedorov */ 800ed108b56SAlexei Fedorov mrs x0, scr_el3 801ed108b56SAlexei Fedorov tst x0, #SCR_NS_BIT 802ed108b56SAlexei Fedorov beq 2f 803ed108b56SAlexei Fedorov 804ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 805ed108b56SAlexei Fedorov * Back to Non-secure state. 80612f6c064SAlexei Fedorov * Check if earlier initialization MDCR_EL3.SCCD/MCCD to 1 80712f6c064SAlexei Fedorov * failed, meaning that FEAT_PMUv3p5/7 is not implemented and 80812f6c064SAlexei Fedorov * PMCR_EL0 should be restored from non-secure context. 809ed108b56SAlexei Fedorov * ---------------------------------------------------------- 810ed108b56SAlexei Fedorov */ 81112f6c064SAlexei Fedorov mov_imm x1, (MDCR_SCCD_BIT | MDCR_MCCD_BIT) 812ed108b56SAlexei Fedorov mrs x0, mdcr_el3 81312f6c064SAlexei Fedorov tst x0, x1 814ed108b56SAlexei Fedorov bne 2f 815ed108b56SAlexei Fedorov ldr x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] 816ed108b56SAlexei Fedorov msr pmcr_el0, x0 817ed108b56SAlexei Fedorov2: 818532ed618SSoby Mathew ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 819532ed618SSoby Mathew ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 820532ed618SSoby Mathew ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 821532ed618SSoby Mathew ldp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 822532ed618SSoby Mathew ldp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 823532ed618SSoby Mathew ldp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 824532ed618SSoby Mathew ldp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 825532ed618SSoby Mathew ldp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 826ef653d93SJeenu Viswambharan ldp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 827532ed618SSoby Mathew ldp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 828532ed618SSoby Mathew ldp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] 829532ed618SSoby Mathew ldp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] 830532ed618SSoby Mathew ldp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] 831532ed618SSoby Mathew ldp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] 832ef653d93SJeenu Viswambharan ldr x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] 833ef653d93SJeenu Viswambharan msr sp_el0, x28 834532ed618SSoby Mathew ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] 835ef653d93SJeenu Viswambharan ret 836ed108b56SAlexei Fedorovendfunc restore_gp_pmcr_pauth_regs 837ef653d93SJeenu Viswambharan 8383b8456bdSManish V Badarkhe/* 8393b8456bdSManish V Badarkhe * In case of ERRATA_SPECULATIVE_AT, save SCTLR_EL1 and TCR_EL1 8403b8456bdSManish V Badarkhe * registers and update EL1 registers to disable stage1 and stage2 8413b8456bdSManish V Badarkhe * page table walk 8423b8456bdSManish V Badarkhe */ 8433b8456bdSManish V Badarkhefunc save_and_update_ptw_el1_sys_regs 8443b8456bdSManish V Badarkhe /* ---------------------------------------------------------- 8453b8456bdSManish V Badarkhe * Save only sctlr_el1 and tcr_el1 registers 8463b8456bdSManish V Badarkhe * ---------------------------------------------------------- 8473b8456bdSManish V Badarkhe */ 8483b8456bdSManish V Badarkhe mrs x29, sctlr_el1 8493b8456bdSManish V Badarkhe str x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_SCTLR_EL1)] 8503b8456bdSManish V Badarkhe mrs x29, tcr_el1 8513b8456bdSManish V Badarkhe str x29, [sp, #(CTX_EL1_SYSREGS_OFFSET + CTX_TCR_EL1)] 8523b8456bdSManish V Badarkhe 8533b8456bdSManish V Badarkhe /* ------------------------------------------------------------ 8543b8456bdSManish V Badarkhe * Must follow below order in order to disable page table 8553b8456bdSManish V Badarkhe * walk for lower ELs (EL1 and EL0). First step ensures that 8563b8456bdSManish V Badarkhe * page table walk is disabled for stage1 and second step 8573b8456bdSManish V Badarkhe * ensures that page table walker should use TCR_EL1.EPDx 8583b8456bdSManish V Badarkhe * bits to perform address translation. ISB ensures that CPU 8593b8456bdSManish V Badarkhe * does these 2 steps in order. 8603b8456bdSManish V Badarkhe * 8613b8456bdSManish V Badarkhe * 1. Update TCR_EL1.EPDx bits to disable page table walk by 8623b8456bdSManish V Badarkhe * stage1. 8633b8456bdSManish V Badarkhe * 2. Enable MMU bit to avoid identity mapping via stage2 8643b8456bdSManish V Badarkhe * and force TCR_EL1.EPDx to be used by the page table 8653b8456bdSManish V Badarkhe * walker. 8663b8456bdSManish V Badarkhe * ------------------------------------------------------------ 8673b8456bdSManish V Badarkhe */ 8683b8456bdSManish V Badarkhe orr x29, x29, #(TCR_EPD0_BIT) 8693b8456bdSManish V Badarkhe orr x29, x29, #(TCR_EPD1_BIT) 8703b8456bdSManish V Badarkhe msr tcr_el1, x29 8713b8456bdSManish V Badarkhe isb 8723b8456bdSManish V Badarkhe mrs x29, sctlr_el1 8733b8456bdSManish V Badarkhe orr x29, x29, #SCTLR_M_BIT 8743b8456bdSManish V Badarkhe msr sctlr_el1, x29 8753b8456bdSManish V Badarkhe isb 8763b8456bdSManish V Badarkhe 8773b8456bdSManish V Badarkhe ret 8783b8456bdSManish V Badarkheendfunc save_and_update_ptw_el1_sys_regs 8793b8456bdSManish V Badarkhe 880ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 881ed108b56SAlexei Fedorov * This routine assumes that the SP_EL3 is pointing to a valid 882ed108b56SAlexei Fedorov * context structure from where the gp regs and other special 883ed108b56SAlexei Fedorov * registers can be retrieved. 884ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 885532ed618SSoby Mathew */ 886532ed618SSoby Mathewfunc el3_exit 887bb9549baSJan Dabros#if ENABLE_ASSERTIONS 888bb9549baSJan Dabros /* el3_exit assumes SP_EL0 on entry */ 889bb9549baSJan Dabros mrs x17, spsel 890bb9549baSJan Dabros cmp x17, #MODE_SP_EL0 891bb9549baSJan Dabros ASM_ASSERT(eq) 892bb9549baSJan Dabros#endif 893bb9549baSJan Dabros 894ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 895ed108b56SAlexei Fedorov * Save the current SP_EL0 i.e. the EL3 runtime stack which 896ed108b56SAlexei Fedorov * will be used for handling the next SMC. 897ed108b56SAlexei Fedorov * Then switch to SP_EL3. 898ed108b56SAlexei Fedorov * ---------------------------------------------------------- 899532ed618SSoby Mathew */ 900532ed618SSoby Mathew mov x17, sp 901ed108b56SAlexei Fedorov msr spsel, #MODE_SP_ELX 902532ed618SSoby Mathew str x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 903532ed618SSoby Mathew 904ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 905532ed618SSoby Mathew * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET 906ed108b56SAlexei Fedorov * ---------------------------------------------------------- 907532ed618SSoby Mathew */ 908532ed618SSoby Mathew ldr x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 909532ed618SSoby Mathew ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 910532ed618SSoby Mathew msr scr_el3, x18 911532ed618SSoby Mathew msr spsr_el3, x16 912532ed618SSoby Mathew msr elr_el3, x17 913532ed618SSoby Mathew 9140c5e7d1cSMax Shvetsov#if IMAGE_BL31 9150c5e7d1cSMax Shvetsov /* ---------------------------------------------------------- 91668ac5ed0SArunachalam Ganapathy * Restore CPTR_EL3. 9170c5e7d1cSMax Shvetsov * ZCR is only restored if SVE is supported and enabled. 9180c5e7d1cSMax Shvetsov * Synchronization is required before zcr_el3 is addressed. 9190c5e7d1cSMax Shvetsov * ---------------------------------------------------------- 9200c5e7d1cSMax Shvetsov */ 9210c5e7d1cSMax Shvetsov ldp x19, x20, [sp, #CTX_EL3STATE_OFFSET + CTX_CPTR_EL3] 9220c5e7d1cSMax Shvetsov msr cptr_el3, x19 9230c5e7d1cSMax Shvetsov 9240c5e7d1cSMax Shvetsov ands x19, x19, #CPTR_EZ_BIT 9250c5e7d1cSMax Shvetsov beq sve_not_enabled 9260c5e7d1cSMax Shvetsov 9270c5e7d1cSMax Shvetsov isb 9280c5e7d1cSMax Shvetsov msr S3_6_C1_C2_0, x20 /* zcr_el3 */ 9290c5e7d1cSMax Shvetsovsve_not_enabled: 9300c5e7d1cSMax Shvetsov#endif 9310c5e7d1cSMax Shvetsov 932fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 933ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 934ed108b56SAlexei Fedorov * Restore mitigation state as it was on entry to EL3 935ed108b56SAlexei Fedorov * ---------------------------------------------------------- 936ed108b56SAlexei Fedorov */ 937fe007b2eSDimitris Papastamos ldr x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE] 938ed108b56SAlexei Fedorov cbz x17, 1f 939fe007b2eSDimitris Papastamos blr x17 9404d1ccf0eSAntonio Nino Diaz1: 941fe007b2eSDimitris Papastamos#endif 9423b8456bdSManish V Badarkhe restore_ptw_el1_sys_regs 9433b8456bdSManish V Badarkhe 944ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 945ed108b56SAlexei Fedorov * Restore general purpose (including x30), PMCR_EL0 and 946ed108b56SAlexei Fedorov * ARMv8.3-PAuth registers. 947ed108b56SAlexei Fedorov * Exit EL3 via ERET to a lower exception level. 948ed108b56SAlexei Fedorov * ---------------------------------------------------------- 949ed108b56SAlexei Fedorov */ 950ed108b56SAlexei Fedorov bl restore_gp_pmcr_pauth_regs 951ed108b56SAlexei Fedorov ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 952fe007b2eSDimitris Papastamos 953ed108b56SAlexei Fedorov#if IMAGE_BL31 && RAS_EXTENSION 954ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 955ed108b56SAlexei Fedorov * Issue Error Synchronization Barrier to synchronize SErrors 956ed108b56SAlexei Fedorov * before exiting EL3. We're running with EAs unmasked, so 957ed108b56SAlexei Fedorov * any synchronized errors would be taken immediately; 958ed108b56SAlexei Fedorov * therefore no need to inspect DISR_EL1 register. 959ed108b56SAlexei Fedorov * ---------------------------------------------------------- 960ed108b56SAlexei Fedorov */ 961ed108b56SAlexei Fedorov esb 962c2d32a5fSMadhukar Pappireddy#else 963c2d32a5fSMadhukar Pappireddy dsb sy 964c2d32a5fSMadhukar Pappireddy#endif 965c2d32a5fSMadhukar Pappireddy#ifdef IMAGE_BL31 966c2d32a5fSMadhukar Pappireddy str xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_IS_IN_EL3] 9675283962eSAntonio Nino Diaz#endif 968f461fe34SAnthony Steinhauser exception_return 9695283962eSAntonio Nino Diaz 970532ed618SSoby Mathewendfunc el3_exit 971