xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context.S (revision bb9549babc17631f7c7b944ad3213c5a8d173bdd)
1532ed618SSoby Mathew/*
24d1ccf0eSAntonio Nino Diaz * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew */
6532ed618SSoby Mathew
7532ed618SSoby Mathew#include <arch.h>
8532ed618SSoby Mathew#include <asm_macros.S>
9*bb9549baSJan Dabros#include <assert_macros.S>
10532ed618SSoby Mathew#include <context.h>
11532ed618SSoby Mathew
12532ed618SSoby Mathew	.global	el1_sysregs_context_save
13532ed618SSoby Mathew	.global	el1_sysregs_context_restore
14532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
15532ed618SSoby Mathew	.global	fpregs_context_save
16532ed618SSoby Mathew	.global	fpregs_context_restore
17532ed618SSoby Mathew#endif
18ed108b56SAlexei Fedorov	.global	save_gp_pmcr_pauth_regs
19ed108b56SAlexei Fedorov	.global	restore_gp_pmcr_pauth_regs
20532ed618SSoby Mathew	.global	el3_exit
21532ed618SSoby Mathew
22ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
23ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use
24ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to save EL1 system
25ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a
26ed108b56SAlexei Fedorov * 'el1_sys_regs' structure where the register context will be saved.
27ed108b56SAlexei Fedorov * ------------------------------------------------------------------
28532ed618SSoby Mathew */
29532ed618SSoby Mathewfunc el1_sysregs_context_save
30532ed618SSoby Mathew
31532ed618SSoby Mathew	mrs	x9, spsr_el1
32532ed618SSoby Mathew	mrs	x10, elr_el1
33532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_SPSR_EL1]
34532ed618SSoby Mathew
35532ed618SSoby Mathew	mrs	x15, sctlr_el1
36532ed618SSoby Mathew	mrs	x16, actlr_el1
37532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_SCTLR_EL1]
38532ed618SSoby Mathew
39532ed618SSoby Mathew	mrs	x17, cpacr_el1
40532ed618SSoby Mathew	mrs	x9, csselr_el1
41532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CPACR_EL1]
42532ed618SSoby Mathew
43532ed618SSoby Mathew	mrs	x10, sp_el1
44532ed618SSoby Mathew	mrs	x11, esr_el1
45532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_SP_EL1]
46532ed618SSoby Mathew
47532ed618SSoby Mathew	mrs	x12, ttbr0_el1
48532ed618SSoby Mathew	mrs	x13, ttbr1_el1
49532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_TTBR0_EL1]
50532ed618SSoby Mathew
51532ed618SSoby Mathew	mrs	x14, mair_el1
52532ed618SSoby Mathew	mrs	x15, amair_el1
53532ed618SSoby Mathew	stp	x14, x15, [x0, #CTX_MAIR_EL1]
54532ed618SSoby Mathew
55532ed618SSoby Mathew	mrs	x16, tcr_el1
56532ed618SSoby Mathew	mrs	x17, tpidr_el1
57532ed618SSoby Mathew	stp	x16, x17, [x0, #CTX_TCR_EL1]
58532ed618SSoby Mathew
59532ed618SSoby Mathew	mrs	x9, tpidr_el0
60532ed618SSoby Mathew	mrs	x10, tpidrro_el0
61532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_TPIDR_EL0]
62532ed618SSoby Mathew
63532ed618SSoby Mathew	mrs	x13, par_el1
64532ed618SSoby Mathew	mrs	x14, far_el1
65532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_PAR_EL1]
66532ed618SSoby Mathew
67532ed618SSoby Mathew	mrs	x15, afsr0_el1
68532ed618SSoby Mathew	mrs	x16, afsr1_el1
69532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_AFSR0_EL1]
70532ed618SSoby Mathew
71532ed618SSoby Mathew	mrs	x17, contextidr_el1
72532ed618SSoby Mathew	mrs	x9, vbar_el1
73532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
74532ed618SSoby Mathew
75532ed618SSoby Mathew	/* Save AArch32 system registers if the build has instructed so */
76532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
77532ed618SSoby Mathew	mrs	x11, spsr_abt
78532ed618SSoby Mathew	mrs	x12, spsr_und
79532ed618SSoby Mathew	stp	x11, x12, [x0, #CTX_SPSR_ABT]
80532ed618SSoby Mathew
81532ed618SSoby Mathew	mrs	x13, spsr_irq
82532ed618SSoby Mathew	mrs	x14, spsr_fiq
83532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_SPSR_IRQ]
84532ed618SSoby Mathew
85532ed618SSoby Mathew	mrs	x15, dacr32_el2
86532ed618SSoby Mathew	mrs	x16, ifsr32_el2
87532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_DACR32_EL2]
88532ed618SSoby Mathew#endif
89532ed618SSoby Mathew
90532ed618SSoby Mathew	/* Save NS timer registers if the build has instructed so */
91532ed618SSoby Mathew#if NS_TIMER_SWITCH
92532ed618SSoby Mathew	mrs	x10, cntp_ctl_el0
93532ed618SSoby Mathew	mrs	x11, cntp_cval_el0
94532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
95532ed618SSoby Mathew
96532ed618SSoby Mathew	mrs	x12, cntv_ctl_el0
97532ed618SSoby Mathew	mrs	x13, cntv_cval_el0
98532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
99532ed618SSoby Mathew
100532ed618SSoby Mathew	mrs	x14, cntkctl_el1
101532ed618SSoby Mathew	str	x14, [x0, #CTX_CNTKCTL_EL1]
102532ed618SSoby Mathew#endif
103532ed618SSoby Mathew
1049dd94382SJustin Chadwell	/* Save MTE system registers if the build has instructed so */
1059dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS
1069dd94382SJustin Chadwell	mrs	x15, TFSRE0_EL1
1079dd94382SJustin Chadwell	mrs	x16, TFSR_EL1
1089dd94382SJustin Chadwell	stp	x15, x16, [x0, #CTX_TFSRE0_EL1]
1099dd94382SJustin Chadwell
1109dd94382SJustin Chadwell	mrs	x9, RGSR_EL1
1119dd94382SJustin Chadwell	mrs	x10, GCR_EL1
1129dd94382SJustin Chadwell	stp	x9, x10, [x0, #CTX_RGSR_EL1]
1139dd94382SJustin Chadwell#endif
1149dd94382SJustin Chadwell
115532ed618SSoby Mathew	ret
116532ed618SSoby Mathewendfunc el1_sysregs_context_save
117532ed618SSoby Mathew
118ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
119ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use
120ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to restore EL1 system
121ed108b56SAlexei Fedorov * register context.  It assumes that 'x0' is pointing to a
122ed108b56SAlexei Fedorov * 'el1_sys_regs' structure from where the register context will be
123ed108b56SAlexei Fedorov * restored
124ed108b56SAlexei Fedorov * ------------------------------------------------------------------
125532ed618SSoby Mathew */
126532ed618SSoby Mathewfunc el1_sysregs_context_restore
127532ed618SSoby Mathew
128532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_SPSR_EL1]
129532ed618SSoby Mathew	msr	spsr_el1, x9
130532ed618SSoby Mathew	msr	elr_el1, x10
131532ed618SSoby Mathew
132532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_SCTLR_EL1]
133532ed618SSoby Mathew	msr	sctlr_el1, x15
134532ed618SSoby Mathew	msr	actlr_el1, x16
135532ed618SSoby Mathew
136532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CPACR_EL1]
137532ed618SSoby Mathew	msr	cpacr_el1, x17
138532ed618SSoby Mathew	msr	csselr_el1, x9
139532ed618SSoby Mathew
140532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_SP_EL1]
141532ed618SSoby Mathew	msr	sp_el1, x10
142532ed618SSoby Mathew	msr	esr_el1, x11
143532ed618SSoby Mathew
144532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_TTBR0_EL1]
145532ed618SSoby Mathew	msr	ttbr0_el1, x12
146532ed618SSoby Mathew	msr	ttbr1_el1, x13
147532ed618SSoby Mathew
148532ed618SSoby Mathew	ldp	x14, x15, [x0, #CTX_MAIR_EL1]
149532ed618SSoby Mathew	msr	mair_el1, x14
150532ed618SSoby Mathew	msr	amair_el1, x15
151532ed618SSoby Mathew
152532ed618SSoby Mathew	ldp	x16, x17, [x0, #CTX_TCR_EL1]
153532ed618SSoby Mathew	msr	tcr_el1, x16
154532ed618SSoby Mathew	msr	tpidr_el1, x17
155532ed618SSoby Mathew
156532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_TPIDR_EL0]
157532ed618SSoby Mathew	msr	tpidr_el0, x9
158532ed618SSoby Mathew	msr	tpidrro_el0, x10
159532ed618SSoby Mathew
160532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_PAR_EL1]
161532ed618SSoby Mathew	msr	par_el1, x13
162532ed618SSoby Mathew	msr	far_el1, x14
163532ed618SSoby Mathew
164532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_AFSR0_EL1]
165532ed618SSoby Mathew	msr	afsr0_el1, x15
166532ed618SSoby Mathew	msr	afsr1_el1, x16
167532ed618SSoby Mathew
168532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
169532ed618SSoby Mathew	msr	contextidr_el1, x17
170532ed618SSoby Mathew	msr	vbar_el1, x9
171532ed618SSoby Mathew
172532ed618SSoby Mathew	/* Restore AArch32 system registers if the build has instructed so */
173532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
174532ed618SSoby Mathew	ldp	x11, x12, [x0, #CTX_SPSR_ABT]
175532ed618SSoby Mathew	msr	spsr_abt, x11
176532ed618SSoby Mathew	msr	spsr_und, x12
177532ed618SSoby Mathew
178532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_SPSR_IRQ]
179532ed618SSoby Mathew	msr	spsr_irq, x13
180532ed618SSoby Mathew	msr	spsr_fiq, x14
181532ed618SSoby Mathew
182532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_DACR32_EL2]
183532ed618SSoby Mathew	msr	dacr32_el2, x15
184532ed618SSoby Mathew	msr	ifsr32_el2, x16
185532ed618SSoby Mathew#endif
186532ed618SSoby Mathew	/* Restore NS timer registers if the build has instructed so */
187532ed618SSoby Mathew#if NS_TIMER_SWITCH
188532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
189532ed618SSoby Mathew	msr	cntp_ctl_el0, x10
190532ed618SSoby Mathew	msr	cntp_cval_el0, x11
191532ed618SSoby Mathew
192532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
193532ed618SSoby Mathew	msr	cntv_ctl_el0, x12
194532ed618SSoby Mathew	msr	cntv_cval_el0, x13
195532ed618SSoby Mathew
196532ed618SSoby Mathew	ldr	x14, [x0, #CTX_CNTKCTL_EL1]
197532ed618SSoby Mathew	msr	cntkctl_el1, x14
198532ed618SSoby Mathew#endif
1999dd94382SJustin Chadwell	/* Restore MTE system registers if the build has instructed so */
2009dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS
2019dd94382SJustin Chadwell	ldp	x11, x12, [x0, #CTX_TFSRE0_EL1]
2029dd94382SJustin Chadwell	msr	TFSRE0_EL1, x11
2039dd94382SJustin Chadwell	msr	TFSR_EL1, x12
2049dd94382SJustin Chadwell
2059dd94382SJustin Chadwell	ldp	x13, x14, [x0, #CTX_RGSR_EL1]
2069dd94382SJustin Chadwell	msr	RGSR_EL1, x13
2079dd94382SJustin Chadwell	msr	GCR_EL1, x14
2089dd94382SJustin Chadwell#endif
209532ed618SSoby Mathew
210532ed618SSoby Mathew	/* No explict ISB required here as ERET covers it */
211532ed618SSoby Mathew	ret
212532ed618SSoby Mathewendfunc el1_sysregs_context_restore
213532ed618SSoby Mathew
214ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
215ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use
216ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers according to AArch64 PCS)
217ed108b56SAlexei Fedorov * to save floating point register context. It assumes that 'x0' is
218ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure where the register context will
219532ed618SSoby Mathew * be saved.
220532ed618SSoby Mathew *
221ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set.
222ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in
223ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared.
224532ed618SSoby Mathew *
225532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
226ed108b56SAlexei Fedorov * ------------------------------------------------------------------
227532ed618SSoby Mathew */
228532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
229532ed618SSoby Mathewfunc fpregs_context_save
230532ed618SSoby Mathew	stp	q0, q1, [x0, #CTX_FP_Q0]
231532ed618SSoby Mathew	stp	q2, q3, [x0, #CTX_FP_Q2]
232532ed618SSoby Mathew	stp	q4, q5, [x0, #CTX_FP_Q4]
233532ed618SSoby Mathew	stp	q6, q7, [x0, #CTX_FP_Q6]
234532ed618SSoby Mathew	stp	q8, q9, [x0, #CTX_FP_Q8]
235532ed618SSoby Mathew	stp	q10, q11, [x0, #CTX_FP_Q10]
236532ed618SSoby Mathew	stp	q12, q13, [x0, #CTX_FP_Q12]
237532ed618SSoby Mathew	stp	q14, q15, [x0, #CTX_FP_Q14]
238532ed618SSoby Mathew	stp	q16, q17, [x0, #CTX_FP_Q16]
239532ed618SSoby Mathew	stp	q18, q19, [x0, #CTX_FP_Q18]
240532ed618SSoby Mathew	stp	q20, q21, [x0, #CTX_FP_Q20]
241532ed618SSoby Mathew	stp	q22, q23, [x0, #CTX_FP_Q22]
242532ed618SSoby Mathew	stp	q24, q25, [x0, #CTX_FP_Q24]
243532ed618SSoby Mathew	stp	q26, q27, [x0, #CTX_FP_Q26]
244532ed618SSoby Mathew	stp	q28, q29, [x0, #CTX_FP_Q28]
245532ed618SSoby Mathew	stp	q30, q31, [x0, #CTX_FP_Q30]
246532ed618SSoby Mathew
247532ed618SSoby Mathew	mrs	x9, fpsr
248532ed618SSoby Mathew	str	x9, [x0, #CTX_FP_FPSR]
249532ed618SSoby Mathew
250532ed618SSoby Mathew	mrs	x10, fpcr
251532ed618SSoby Mathew	str	x10, [x0, #CTX_FP_FPCR]
252532ed618SSoby Mathew
25391089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
25491089f36SDavid Cunado	mrs	x11, fpexc32_el2
25591089f36SDavid Cunado	str	x11, [x0, #CTX_FP_FPEXC32_EL2]
25691089f36SDavid Cunado#endif
257532ed618SSoby Mathew	ret
258532ed618SSoby Mathewendfunc fpregs_context_save
259532ed618SSoby Mathew
260ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
261ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use x9-x17
262ed108b56SAlexei Fedorov * (temporary caller-saved registers according to AArch64 PCS) to
263ed108b56SAlexei Fedorov * restore floating point register context. It assumes that 'x0' is
264ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure from where the register context
265532ed618SSoby Mathew * will be restored.
266532ed618SSoby Mathew *
267ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set.
268ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in
269ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared.
270532ed618SSoby Mathew *
271532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
272ed108b56SAlexei Fedorov * ------------------------------------------------------------------
273532ed618SSoby Mathew */
274532ed618SSoby Mathewfunc fpregs_context_restore
275532ed618SSoby Mathew	ldp	q0, q1, [x0, #CTX_FP_Q0]
276532ed618SSoby Mathew	ldp	q2, q3, [x0, #CTX_FP_Q2]
277532ed618SSoby Mathew	ldp	q4, q5, [x0, #CTX_FP_Q4]
278532ed618SSoby Mathew	ldp	q6, q7, [x0, #CTX_FP_Q6]
279532ed618SSoby Mathew	ldp	q8, q9, [x0, #CTX_FP_Q8]
280532ed618SSoby Mathew	ldp	q10, q11, [x0, #CTX_FP_Q10]
281532ed618SSoby Mathew	ldp	q12, q13, [x0, #CTX_FP_Q12]
282532ed618SSoby Mathew	ldp	q14, q15, [x0, #CTX_FP_Q14]
283532ed618SSoby Mathew	ldp	q16, q17, [x0, #CTX_FP_Q16]
284532ed618SSoby Mathew	ldp	q18, q19, [x0, #CTX_FP_Q18]
285532ed618SSoby Mathew	ldp	q20, q21, [x0, #CTX_FP_Q20]
286532ed618SSoby Mathew	ldp	q22, q23, [x0, #CTX_FP_Q22]
287532ed618SSoby Mathew	ldp	q24, q25, [x0, #CTX_FP_Q24]
288532ed618SSoby Mathew	ldp	q26, q27, [x0, #CTX_FP_Q26]
289532ed618SSoby Mathew	ldp	q28, q29, [x0, #CTX_FP_Q28]
290532ed618SSoby Mathew	ldp	q30, q31, [x0, #CTX_FP_Q30]
291532ed618SSoby Mathew
292532ed618SSoby Mathew	ldr	x9, [x0, #CTX_FP_FPSR]
293532ed618SSoby Mathew	msr	fpsr, x9
294532ed618SSoby Mathew
295532ed618SSoby Mathew	ldr	x10, [x0, #CTX_FP_FPCR]
296532ed618SSoby Mathew	msr	fpcr, x10
297532ed618SSoby Mathew
29891089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
29991089f36SDavid Cunado	ldr	x11, [x0, #CTX_FP_FPEXC32_EL2]
30091089f36SDavid Cunado	msr	fpexc32_el2, x11
30191089f36SDavid Cunado#endif
302532ed618SSoby Mathew	/*
303532ed618SSoby Mathew	 * No explict ISB required here as ERET to
304532ed618SSoby Mathew	 * switch to secure EL1 or non-secure world
305532ed618SSoby Mathew	 * covers it
306532ed618SSoby Mathew	 */
307532ed618SSoby Mathew
308532ed618SSoby Mathew	ret
309532ed618SSoby Mathewendfunc fpregs_context_restore
310532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */
311532ed618SSoby Mathew
312ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
313ed108b56SAlexei Fedorov * The following function is used to save and restore all the general
314ed108b56SAlexei Fedorov * purpose and ARMv8.3-PAuth (if enabled) registers.
315ed108b56SAlexei Fedorov * It also checks if Secure Cycle Counter is not disabled in MDCR_EL3
316ed108b56SAlexei Fedorov * when ARMv8.5-PMU is implemented, and if called from Non-secure
317ed108b56SAlexei Fedorov * state saves PMCR_EL0 and disables Cycle Counter.
318ed108b56SAlexei Fedorov *
319ed108b56SAlexei Fedorov * Ideally we would only save and restore the callee saved registers
320ed108b56SAlexei Fedorov * when a world switch occurs but that type of implementation is more
321ed108b56SAlexei Fedorov * complex. So currently we will always save and restore these
322ed108b56SAlexei Fedorov * registers on entry and exit of EL3.
323ed108b56SAlexei Fedorov * These are not macros to ensure their invocation fits within the 32
324ed108b56SAlexei Fedorov * instructions per exception vector.
325532ed618SSoby Mathew * clobbers: x18
326ed108b56SAlexei Fedorov * ------------------------------------------------------------------
327532ed618SSoby Mathew */
328ed108b56SAlexei Fedorovfunc save_gp_pmcr_pauth_regs
329532ed618SSoby Mathew	stp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
330532ed618SSoby Mathew	stp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
331532ed618SSoby Mathew	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
332532ed618SSoby Mathew	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
333532ed618SSoby Mathew	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
334532ed618SSoby Mathew	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
335532ed618SSoby Mathew	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
336532ed618SSoby Mathew	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
337532ed618SSoby Mathew	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
338532ed618SSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
339532ed618SSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
340532ed618SSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
341532ed618SSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
342532ed618SSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
343532ed618SSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
344532ed618SSoby Mathew	mrs	x18, sp_el0
345532ed618SSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
346532ed618SSoby Mathew
347ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
348ed108b56SAlexei Fedorov	 * Check if earlier initialization MDCR_EL3.SCCD to 1 failed,
349ed108b56SAlexei Fedorov	 * meaning that ARMv8-PMU is not implemented and PMCR_EL0
350ed108b56SAlexei Fedorov	 * should be saved in non-secure context.
351ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
352ef653d93SJeenu Viswambharan	 */
353ed108b56SAlexei Fedorov	mrs	x9, mdcr_el3
354ed108b56SAlexei Fedorov	tst	x9, #MDCR_SCCD_BIT
355ed108b56SAlexei Fedorov	bne	1f
356ed108b56SAlexei Fedorov
357ed108b56SAlexei Fedorov	/* Secure Cycle Counter is not disabled */
358ed108b56SAlexei Fedorov	mrs	x9, pmcr_el0
359ed108b56SAlexei Fedorov
360ed108b56SAlexei Fedorov	/* Check caller's security state */
361ed108b56SAlexei Fedorov	mrs	x10, scr_el3
362ed108b56SAlexei Fedorov	tst	x10, #SCR_NS_BIT
363ed108b56SAlexei Fedorov	beq	2f
364ed108b56SAlexei Fedorov
365ed108b56SAlexei Fedorov	/* Save PMCR_EL0 if called from Non-secure state */
366ed108b56SAlexei Fedorov	str	x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0]
367ed108b56SAlexei Fedorov
368ed108b56SAlexei Fedorov	/* Disable cycle counter when event counting is prohibited */
369ed108b56SAlexei Fedorov2:	orr	x9, x9, #PMCR_EL0_DP_BIT
370ed108b56SAlexei Fedorov	msr	pmcr_el0, x9
371ed108b56SAlexei Fedorov	isb
372ed108b56SAlexei Fedorov1:
373ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS
374ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
375ed108b56SAlexei Fedorov 	 * Save the ARMv8.3-PAuth keys as they are not banked
376ed108b56SAlexei Fedorov 	 * by exception level
377ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
378ed108b56SAlexei Fedorov	 */
379ed108b56SAlexei Fedorov	add	x19, sp, #CTX_PAUTH_REGS_OFFSET
380ed108b56SAlexei Fedorov
381ed108b56SAlexei Fedorov	mrs	x20, APIAKeyLo_EL1	/* x21:x20 = APIAKey */
382ed108b56SAlexei Fedorov	mrs	x21, APIAKeyHi_EL1
383ed108b56SAlexei Fedorov	mrs	x22, APIBKeyLo_EL1	/* x23:x22 = APIBKey */
384ed108b56SAlexei Fedorov	mrs	x23, APIBKeyHi_EL1
385ed108b56SAlexei Fedorov	mrs	x24, APDAKeyLo_EL1	/* x25:x24 = APDAKey */
386ed108b56SAlexei Fedorov	mrs	x25, APDAKeyHi_EL1
387ed108b56SAlexei Fedorov	mrs	x26, APDBKeyLo_EL1	/* x27:x26 = APDBKey */
388ed108b56SAlexei Fedorov	mrs	x27, APDBKeyHi_EL1
389ed108b56SAlexei Fedorov	mrs	x28, APGAKeyLo_EL1	/* x29:x28 = APGAKey */
390ed108b56SAlexei Fedorov	mrs	x29, APGAKeyHi_EL1
391ed108b56SAlexei Fedorov
392ed108b56SAlexei Fedorov	stp	x20, x21, [x19, #CTX_PACIAKEY_LO]
393ed108b56SAlexei Fedorov	stp	x22, x23, [x19, #CTX_PACIBKEY_LO]
394ed108b56SAlexei Fedorov	stp	x24, x25, [x19, #CTX_PACDAKEY_LO]
395ed108b56SAlexei Fedorov	stp	x26, x27, [x19, #CTX_PACDBKEY_LO]
396ed108b56SAlexei Fedorov	stp	x28, x29, [x19, #CTX_PACGAKEY_LO]
397ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */
398ed108b56SAlexei Fedorov
399ed108b56SAlexei Fedorov	ret
400ed108b56SAlexei Fedorovendfunc save_gp_pmcr_pauth_regs
401ed108b56SAlexei Fedorov
402ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
403ed108b56SAlexei Fedorov * This function restores ARMv8.3-PAuth (if enabled) and all general
404ed108b56SAlexei Fedorov * purpose registers except x30 from the CPU context.
405ed108b56SAlexei Fedorov * x30 register must be explicitly restored by the caller.
406ed108b56SAlexei Fedorov * ------------------------------------------------------------------
407ed108b56SAlexei Fedorov */
408ed108b56SAlexei Fedorovfunc restore_gp_pmcr_pauth_regs
409ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS
410ed108b56SAlexei Fedorov 	/* Restore the ARMv8.3 PAuth keys */
411ed108b56SAlexei Fedorov	add	x10, sp, #CTX_PAUTH_REGS_OFFSET
412ed108b56SAlexei Fedorov
413ed108b56SAlexei Fedorov	ldp	x0, x1, [x10, #CTX_PACIAKEY_LO]	/* x1:x0 = APIAKey */
414ed108b56SAlexei Fedorov	ldp	x2, x3, [x10, #CTX_PACIBKEY_LO]	/* x3:x2 = APIBKey */
415ed108b56SAlexei Fedorov	ldp	x4, x5, [x10, #CTX_PACDAKEY_LO]	/* x5:x4 = APDAKey */
416ed108b56SAlexei Fedorov	ldp	x6, x7, [x10, #CTX_PACDBKEY_LO]	/* x7:x6 = APDBKey */
417ed108b56SAlexei Fedorov	ldp	x8, x9, [x10, #CTX_PACGAKEY_LO]	/* x9:x8 = APGAKey */
418ed108b56SAlexei Fedorov
419ed108b56SAlexei Fedorov	msr	APIAKeyLo_EL1, x0
420ed108b56SAlexei Fedorov	msr	APIAKeyHi_EL1, x1
421ed108b56SAlexei Fedorov	msr	APIBKeyLo_EL1, x2
422ed108b56SAlexei Fedorov	msr	APIBKeyHi_EL1, x3
423ed108b56SAlexei Fedorov	msr	APDAKeyLo_EL1, x4
424ed108b56SAlexei Fedorov	msr	APDAKeyHi_EL1, x5
425ed108b56SAlexei Fedorov	msr	APDBKeyLo_EL1, x6
426ed108b56SAlexei Fedorov	msr	APDBKeyHi_EL1, x7
427ed108b56SAlexei Fedorov	msr	APGAKeyLo_EL1, x8
428ed108b56SAlexei Fedorov	msr	APGAKeyHi_EL1, x9
429ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */
430ed108b56SAlexei Fedorov
431ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
432ed108b56SAlexei Fedorov	 * Restore PMCR_EL0 when returning to Non-secure state if
433ed108b56SAlexei Fedorov	 * Secure Cycle Counter is not disabled in MDCR_EL3 when
434ed108b56SAlexei Fedorov	 * ARMv8.5-PMU is implemented.
435ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
436ed108b56SAlexei Fedorov	 */
437ed108b56SAlexei Fedorov	mrs	x0, scr_el3
438ed108b56SAlexei Fedorov	tst	x0, #SCR_NS_BIT
439ed108b56SAlexei Fedorov	beq	2f
440ed108b56SAlexei Fedorov
441ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
442ed108b56SAlexei Fedorov	 * Back to Non-secure state.
443ed108b56SAlexei Fedorov	 * Check if earlier initialization MDCR_EL3.SCCD to 1 failed,
444ed108b56SAlexei Fedorov	 * meaning that ARMv8-PMU is not implemented and PMCR_EL0
445ed108b56SAlexei Fedorov	 * should be restored from non-secure context.
446ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
447ed108b56SAlexei Fedorov	 */
448ed108b56SAlexei Fedorov	mrs	x0, mdcr_el3
449ed108b56SAlexei Fedorov	tst	x0, #MDCR_SCCD_BIT
450ed108b56SAlexei Fedorov	bne	2f
451ed108b56SAlexei Fedorov	ldr	x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0]
452ed108b56SAlexei Fedorov	msr	pmcr_el0, x0
453ed108b56SAlexei Fedorov2:
454532ed618SSoby Mathew	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
455532ed618SSoby Mathew	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
456532ed618SSoby Mathew	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
457532ed618SSoby Mathew	ldp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
458532ed618SSoby Mathew	ldp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
459532ed618SSoby Mathew	ldp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
460532ed618SSoby Mathew	ldp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
461532ed618SSoby Mathew	ldp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
462ef653d93SJeenu Viswambharan	ldp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
463532ed618SSoby Mathew	ldp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
464532ed618SSoby Mathew	ldp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
465532ed618SSoby Mathew	ldp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
466532ed618SSoby Mathew	ldp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
467532ed618SSoby Mathew	ldp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
468ef653d93SJeenu Viswambharan	ldr	x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
469ef653d93SJeenu Viswambharan	msr	sp_el0, x28
470532ed618SSoby Mathew	ldp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
471ef653d93SJeenu Viswambharan	ret
472ed108b56SAlexei Fedorovendfunc restore_gp_pmcr_pauth_regs
473ef653d93SJeenu Viswambharan
474ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
475ed108b56SAlexei Fedorov * This routine assumes that the SP_EL3 is pointing to a valid
476ed108b56SAlexei Fedorov * context structure from where the gp regs and other special
477ed108b56SAlexei Fedorov * registers can be retrieved.
478ed108b56SAlexei Fedorov * ------------------------------------------------------------------
479532ed618SSoby Mathew */
480532ed618SSoby Mathewfunc el3_exit
481*bb9549baSJan Dabros#if ENABLE_ASSERTIONS
482*bb9549baSJan Dabros	/* el3_exit assumes SP_EL0 on entry */
483*bb9549baSJan Dabros	mrs	x17, spsel
484*bb9549baSJan Dabros	cmp	x17, #MODE_SP_EL0
485*bb9549baSJan Dabros	ASM_ASSERT(eq)
486*bb9549baSJan Dabros#endif
487*bb9549baSJan Dabros
488ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
489ed108b56SAlexei Fedorov	 * Save the current SP_EL0 i.e. the EL3 runtime stack which
490ed108b56SAlexei Fedorov	 * will be used for handling the next SMC.
491ed108b56SAlexei Fedorov	 * Then switch to SP_EL3.
492ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
493532ed618SSoby Mathew	 */
494532ed618SSoby Mathew	mov	x17, sp
495ed108b56SAlexei Fedorov	msr	spsel, #MODE_SP_ELX
496532ed618SSoby Mathew	str	x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
497532ed618SSoby Mathew
498ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
499532ed618SSoby Mathew	 * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET
500ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
501532ed618SSoby Mathew	 */
502532ed618SSoby Mathew	ldr	x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
503532ed618SSoby Mathew	ldp	x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
504532ed618SSoby Mathew	msr	scr_el3, x18
505532ed618SSoby Mathew	msr	spsr_el3, x16
506532ed618SSoby Mathew	msr	elr_el3, x17
507532ed618SSoby Mathew
508fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639
509ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
510ed108b56SAlexei Fedorov	 * Restore mitigation state as it was on entry to EL3
511ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
512ed108b56SAlexei Fedorov	 */
513fe007b2eSDimitris Papastamos	ldr	x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE]
514ed108b56SAlexei Fedorov	cbz	x17, 1f
515fe007b2eSDimitris Papastamos	blr	x17
5164d1ccf0eSAntonio Nino Diaz1:
517fe007b2eSDimitris Papastamos#endif
518ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
519ed108b56SAlexei Fedorov	 * Restore general purpose (including x30), PMCR_EL0 and
520ed108b56SAlexei Fedorov	 * ARMv8.3-PAuth registers.
521ed108b56SAlexei Fedorov	 * Exit EL3 via ERET to a lower exception level.
522ed108b56SAlexei Fedorov 	 * ----------------------------------------------------------
523ed108b56SAlexei Fedorov 	 */
524ed108b56SAlexei Fedorov	bl	restore_gp_pmcr_pauth_regs
525ed108b56SAlexei Fedorov	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
526fe007b2eSDimitris Papastamos
527ed108b56SAlexei Fedorov#if IMAGE_BL31 && RAS_EXTENSION
528ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
529ed108b56SAlexei Fedorov	 * Issue Error Synchronization Barrier to synchronize SErrors
530ed108b56SAlexei Fedorov	 * before exiting EL3. We're running with EAs unmasked, so
531ed108b56SAlexei Fedorov	 * any synchronized errors would be taken immediately;
532ed108b56SAlexei Fedorov	 * therefore no need to inspect DISR_EL1 register.
533ed108b56SAlexei Fedorov 	 * ----------------------------------------------------------
534ed108b56SAlexei Fedorov	 */
535ed108b56SAlexei Fedorov	esb
5365283962eSAntonio Nino Diaz#endif
537ed108b56SAlexei Fedorov	eret
5385283962eSAntonio Nino Diaz
539532ed618SSoby Mathewendfunc el3_exit
540