xref: /rk3399_ARM-atf/lib/el3_runtime/aarch64/context.S (revision 28f39f02ade1bd3ae86c8a472d01873ba0cdacb7)
1532ed618SSoby Mathew/*
2*28f39f02SMax Shvetsov * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3532ed618SSoby Mathew *
482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause
5532ed618SSoby Mathew */
6532ed618SSoby Mathew
7532ed618SSoby Mathew#include <arch.h>
8532ed618SSoby Mathew#include <asm_macros.S>
9bb9549baSJan Dabros#include <assert_macros.S>
10532ed618SSoby Mathew#include <context.h>
11532ed618SSoby Mathew
12*28f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS
13*28f39f02SMax Shvetsov	.global	el2_sysregs_context_save
14*28f39f02SMax Shvetsov	.global	el2_sysregs_context_restore
15*28f39f02SMax Shvetsov#endif
16*28f39f02SMax Shvetsov
17532ed618SSoby Mathew	.global	el1_sysregs_context_save
18532ed618SSoby Mathew	.global	el1_sysregs_context_restore
19532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
20532ed618SSoby Mathew	.global	fpregs_context_save
21532ed618SSoby Mathew	.global	fpregs_context_restore
22532ed618SSoby Mathew#endif
23ed108b56SAlexei Fedorov	.global	save_gp_pmcr_pauth_regs
24ed108b56SAlexei Fedorov	.global	restore_gp_pmcr_pauth_regs
25532ed618SSoby Mathew	.global	el3_exit
26532ed618SSoby Mathew
27*28f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS
28*28f39f02SMax Shvetsov
29*28f39f02SMax Shvetsov/* -----------------------------------------------------
30*28f39f02SMax Shvetsov * The following function strictly follows the AArch64
31*28f39f02SMax Shvetsov * PCS to use x9-x17 (temporary caller-saved registers)
32*28f39f02SMax Shvetsov * to save EL1 system register context. It assumes that
33*28f39f02SMax Shvetsov * 'x0' is pointing to a 'el1_sys_regs' structure where
34*28f39f02SMax Shvetsov * the register context will be saved.
35*28f39f02SMax Shvetsov * -----------------------------------------------------
36*28f39f02SMax Shvetsov */
37*28f39f02SMax Shvetsovfunc el2_sysregs_context_save
38*28f39f02SMax Shvetsov
39*28f39f02SMax Shvetsov	mrs	x9, actlr_el2
40*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ACTLR_EL2]
41*28f39f02SMax Shvetsov
42*28f39f02SMax Shvetsov	mrs	x9, afsr0_el2
43*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_AFSR0_EL2]
44*28f39f02SMax Shvetsov
45*28f39f02SMax Shvetsov	mrs	x9, afsr1_el2
46*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_AFSR1_EL2]
47*28f39f02SMax Shvetsov
48*28f39f02SMax Shvetsov	mrs	x9, amair_el2
49*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_AMAIR_EL2]
50*28f39f02SMax Shvetsov
51*28f39f02SMax Shvetsov	mrs	x9, cnthctl_el2
52*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CNTHCTL_EL2]
53*28f39f02SMax Shvetsov
54*28f39f02SMax Shvetsov	mrs	x9, cnthp_ctl_el2
55*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CNTHP_CTL_EL2]
56*28f39f02SMax Shvetsov
57*28f39f02SMax Shvetsov	mrs	x9, cnthp_cval_el2
58*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CNTHP_CVAL_EL2]
59*28f39f02SMax Shvetsov
60*28f39f02SMax Shvetsov	mrs	x9, cnthp_tval_el2
61*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CNTHP_TVAL_EL2]
62*28f39f02SMax Shvetsov
63*28f39f02SMax Shvetsov	mrs	x9, CNTPOFF_EL2
64*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CNTPOFF_EL2]
65*28f39f02SMax Shvetsov
66*28f39f02SMax Shvetsov	mrs	x9, cntvoff_el2
67*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CNTVOFF_EL2]
68*28f39f02SMax Shvetsov
69*28f39f02SMax Shvetsov	mrs	x9, cptr_el2
70*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_CPTR_EL2]
71*28f39f02SMax Shvetsov
72*28f39f02SMax Shvetsov	mrs	x9, dbgvcr32_el2
73*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_DBGVCR32_EL2]
74*28f39f02SMax Shvetsov
75*28f39f02SMax Shvetsov	mrs	x9, elr_el2
76*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ELR_EL2]
77*28f39f02SMax Shvetsov
78*28f39f02SMax Shvetsov	mrs	x9, esr_el2
79*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ESR_EL2]
80*28f39f02SMax Shvetsov
81*28f39f02SMax Shvetsov	mrs	x9, far_el2
82*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_FAR_EL2]
83*28f39f02SMax Shvetsov
84*28f39f02SMax Shvetsov	mrs	x9, fpexc32_el2
85*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_FPEXC32_EL2]
86*28f39f02SMax Shvetsov
87*28f39f02SMax Shvetsov	mrs	x9, hacr_el2
88*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HACR_EL2]
89*28f39f02SMax Shvetsov
90*28f39f02SMax Shvetsov	mrs	x9, HAFGRTR_EL2
91*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HAFGRTR_EL2]
92*28f39f02SMax Shvetsov
93*28f39f02SMax Shvetsov	mrs	x9, hcr_el2
94*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HCR_EL2]
95*28f39f02SMax Shvetsov
96*28f39f02SMax Shvetsov	mrs	x9, HDFGRTR_EL2
97*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HDFGRTR_EL2]
98*28f39f02SMax Shvetsov
99*28f39f02SMax Shvetsov	mrs	x9, HDFGWTR_EL2
100*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HDFGWTR_EL2]
101*28f39f02SMax Shvetsov
102*28f39f02SMax Shvetsov	mrs	x9, HFGITR_EL2
103*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HFGITR_EL2]
104*28f39f02SMax Shvetsov
105*28f39f02SMax Shvetsov	mrs	x9, HFGRTR_EL2
106*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HFGRTR_EL2]
107*28f39f02SMax Shvetsov
108*28f39f02SMax Shvetsov	mrs	x9, HFGWTR_EL2
109*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HFGWTR_EL2]
110*28f39f02SMax Shvetsov
111*28f39f02SMax Shvetsov	mrs	x9, hpfar_el2
112*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HPFAR_EL2]
113*28f39f02SMax Shvetsov
114*28f39f02SMax Shvetsov	mrs	x9, hstr_el2
115*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_HSTR_EL2]
116*28f39f02SMax Shvetsov
117*28f39f02SMax Shvetsov	mrs	x9, ICC_SRE_EL2
118*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICC_SRE_EL2]
119*28f39f02SMax Shvetsov
120*28f39f02SMax Shvetsov	mrs	x9, ICH_EISR_EL2
121*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICH_EISR_EL2]
122*28f39f02SMax Shvetsov
123*28f39f02SMax Shvetsov	mrs	x9, ICH_ELRSR_EL2
124*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICH_ELRSR_EL2]
125*28f39f02SMax Shvetsov
126*28f39f02SMax Shvetsov	mrs	x9, ICH_HCR_EL2
127*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICH_HCR_EL2]
128*28f39f02SMax Shvetsov
129*28f39f02SMax Shvetsov	mrs	x9, ICH_MISR_EL2
130*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICH_MISR_EL2]
131*28f39f02SMax Shvetsov
132*28f39f02SMax Shvetsov	mrs	x9, ICH_VMCR_EL2
133*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICH_VMCR_EL2]
134*28f39f02SMax Shvetsov
135*28f39f02SMax Shvetsov	mrs	x9, ICH_VTR_EL2
136*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ICH_VTR_EL2]
137*28f39f02SMax Shvetsov
138*28f39f02SMax Shvetsov	mrs	x9, mair_el2
139*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MAIR_EL2]
140*28f39f02SMax Shvetsov
141*28f39f02SMax Shvetsov	mrs	x9, mdcr_el2
142*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MDCR_EL2]
143*28f39f02SMax Shvetsov
144*28f39f02SMax Shvetsov	mrs	x9, MPAM2_EL2
145*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAM2_EL2]
146*28f39f02SMax Shvetsov
147*28f39f02SMax Shvetsov	mrs	x9, MPAMHCR_EL2
148*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMHCR_EL2]
149*28f39f02SMax Shvetsov
150*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM0_EL2
151*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM0_EL2]
152*28f39f02SMax Shvetsov
153*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM1_EL2
154*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM1_EL2]
155*28f39f02SMax Shvetsov
156*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM2_EL2
157*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM2_EL2]
158*28f39f02SMax Shvetsov
159*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM3_EL2
160*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM3_EL2]
161*28f39f02SMax Shvetsov
162*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM4_EL2
163*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM4_EL2]
164*28f39f02SMax Shvetsov
165*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM5_EL2
166*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM5_EL2]
167*28f39f02SMax Shvetsov
168*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM6_EL2
169*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM6_EL2]
170*28f39f02SMax Shvetsov
171*28f39f02SMax Shvetsov	mrs	x9, MPAMVPM7_EL2
172*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPM7_EL2]
173*28f39f02SMax Shvetsov
174*28f39f02SMax Shvetsov	mrs	x9, MPAMVPMV_EL2
175*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_MPAMVPMV_EL2]
176*28f39f02SMax Shvetsov
177*28f39f02SMax Shvetsov	mrs	x9, rmr_el2
178*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_RMR_EL2]
179*28f39f02SMax Shvetsov
180*28f39f02SMax Shvetsov	mrs	x9, sctlr_el2
181*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_SCTLR_EL2]
182*28f39f02SMax Shvetsov
183*28f39f02SMax Shvetsov	mrs	x9, spsr_el2
184*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_SPSR_EL2]
185*28f39f02SMax Shvetsov
186*28f39f02SMax Shvetsov	mrs	x9, sp_el2
187*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_SP_EL2]
188*28f39f02SMax Shvetsov
189*28f39f02SMax Shvetsov	mrs	x9, tcr_el2
190*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_TCR_EL2]
191*28f39f02SMax Shvetsov
192*28f39f02SMax Shvetsov	mrs	x9, tpidr_el2
193*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_TPIDR_EL2]
194*28f39f02SMax Shvetsov
195*28f39f02SMax Shvetsov	mrs	x9, ttbr0_el2
196*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_TTBR0_EL2]
197*28f39f02SMax Shvetsov
198*28f39f02SMax Shvetsov	mrs	x9, vbar_el2
199*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_VBAR_EL2]
200*28f39f02SMax Shvetsov
201*28f39f02SMax Shvetsov	mrs	x9, vmpidr_el2
202*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_VMPIDR_EL2]
203*28f39f02SMax Shvetsov
204*28f39f02SMax Shvetsov	mrs	x9, vpidr_el2
205*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_VPIDR_EL2]
206*28f39f02SMax Shvetsov
207*28f39f02SMax Shvetsov	mrs	x9, vtcr_el2
208*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_VTCR_EL2]
209*28f39f02SMax Shvetsov
210*28f39f02SMax Shvetsov	mrs	x9, vttbr_el2
211*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_VTTBR_EL2]
212*28f39f02SMax Shvetsov
213*28f39f02SMax Shvetsov	mrs	x9, ZCR_EL2
214*28f39f02SMax Shvetsov	str	x9, [x0, #CTX_ZCR_EL2]
215*28f39f02SMax Shvetsov
216*28f39f02SMax Shvetsov	ret
217*28f39f02SMax Shvetsovendfunc el2_sysregs_context_save
218*28f39f02SMax Shvetsov
219*28f39f02SMax Shvetsov/* -----------------------------------------------------
220*28f39f02SMax Shvetsov * The following function strictly follows the AArch64
221*28f39f02SMax Shvetsov * PCS to use x9-x17 (temporary caller-saved registers)
222*28f39f02SMax Shvetsov * to restore EL1 system register context.  It assumes
223*28f39f02SMax Shvetsov * that 'x0' is pointing to a 'el1_sys_regs' structure
224*28f39f02SMax Shvetsov * from where the register context will be restored
225*28f39f02SMax Shvetsov * -----------------------------------------------------
226*28f39f02SMax Shvetsov */
227*28f39f02SMax Shvetsovfunc el2_sysregs_context_restore
228*28f39f02SMax Shvetsov
229*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ACTLR_EL2]
230*28f39f02SMax Shvetsov	msr	actlr_el2, x9
231*28f39f02SMax Shvetsov
232*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_AFSR0_EL2]
233*28f39f02SMax Shvetsov	msr	afsr0_el2, x9
234*28f39f02SMax Shvetsov
235*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_AFSR1_EL2]
236*28f39f02SMax Shvetsov	msr	afsr1_el2, x9
237*28f39f02SMax Shvetsov
238*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_AMAIR_EL2]
239*28f39f02SMax Shvetsov	msr	amair_el2, x9
240*28f39f02SMax Shvetsov
241*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CNTHCTL_EL2]
242*28f39f02SMax Shvetsov	msr	cnthctl_el2, x9
243*28f39f02SMax Shvetsov
244*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CNTHP_CTL_EL2]
245*28f39f02SMax Shvetsov	msr	cnthp_ctl_el2, x9
246*28f39f02SMax Shvetsov
247*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CNTHP_CVAL_EL2]
248*28f39f02SMax Shvetsov	msr	cnthp_cval_el2, x9
249*28f39f02SMax Shvetsov
250*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CNTHP_TVAL_EL2]
251*28f39f02SMax Shvetsov	msr	cnthp_tval_el2, x9
252*28f39f02SMax Shvetsov
253*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CNTPOFF_EL2]
254*28f39f02SMax Shvetsov	msr	CNTPOFF_EL2, x9
255*28f39f02SMax Shvetsov
256*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CNTVOFF_EL2]
257*28f39f02SMax Shvetsov	msr	cntvoff_el2, x9
258*28f39f02SMax Shvetsov
259*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_CPTR_EL2]
260*28f39f02SMax Shvetsov	msr	cptr_el2, x9
261*28f39f02SMax Shvetsov
262*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_DBGVCR32_EL2]
263*28f39f02SMax Shvetsov	msr	dbgvcr32_el2, x9
264*28f39f02SMax Shvetsov
265*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ELR_EL2]
266*28f39f02SMax Shvetsov	msr	elr_el2, x9
267*28f39f02SMax Shvetsov
268*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ESR_EL2]
269*28f39f02SMax Shvetsov	msr	esr_el2, x9
270*28f39f02SMax Shvetsov
271*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_FAR_EL2]
272*28f39f02SMax Shvetsov	msr	far_el2, x9
273*28f39f02SMax Shvetsov
274*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_FPEXC32_EL2]
275*28f39f02SMax Shvetsov	msr	fpexc32_el2, x9
276*28f39f02SMax Shvetsov
277*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HACR_EL2]
278*28f39f02SMax Shvetsov	msr	hacr_el2, x9
279*28f39f02SMax Shvetsov
280*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HAFGRTR_EL2]
281*28f39f02SMax Shvetsov	msr	HAFGRTR_EL2, x9
282*28f39f02SMax Shvetsov
283*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HCR_EL2]
284*28f39f02SMax Shvetsov	msr	hcr_el2, x9
285*28f39f02SMax Shvetsov
286*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HDFGRTR_EL2]
287*28f39f02SMax Shvetsov	msr	HDFGRTR_EL2, x9
288*28f39f02SMax Shvetsov
289*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HDFGWTR_EL2]
290*28f39f02SMax Shvetsov	msr	HDFGWTR_EL2, x9
291*28f39f02SMax Shvetsov
292*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HFGITR_EL2]
293*28f39f02SMax Shvetsov	msr	HFGITR_EL2, x9
294*28f39f02SMax Shvetsov
295*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HFGRTR_EL2]
296*28f39f02SMax Shvetsov	msr	HFGRTR_EL2, x9
297*28f39f02SMax Shvetsov
298*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HFGWTR_EL2]
299*28f39f02SMax Shvetsov	msr	HFGWTR_EL2, x9
300*28f39f02SMax Shvetsov
301*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HPFAR_EL2]
302*28f39f02SMax Shvetsov	msr	hpfar_el2, x9
303*28f39f02SMax Shvetsov
304*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_HSTR_EL2]
305*28f39f02SMax Shvetsov	msr	hstr_el2, x9
306*28f39f02SMax Shvetsov
307*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICC_SRE_EL2]
308*28f39f02SMax Shvetsov	msr	ICC_SRE_EL2, x9
309*28f39f02SMax Shvetsov
310*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICH_EISR_EL2]
311*28f39f02SMax Shvetsov	msr	ICH_EISR_EL2, x9
312*28f39f02SMax Shvetsov
313*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICH_ELRSR_EL2]
314*28f39f02SMax Shvetsov	msr	ICH_ELRSR_EL2, x9
315*28f39f02SMax Shvetsov
316*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICH_HCR_EL2]
317*28f39f02SMax Shvetsov	msr	ICH_HCR_EL2, x9
318*28f39f02SMax Shvetsov
319*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICH_MISR_EL2]
320*28f39f02SMax Shvetsov	msr	ICH_MISR_EL2, x9
321*28f39f02SMax Shvetsov
322*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICH_VMCR_EL2]
323*28f39f02SMax Shvetsov	msr	ICH_VMCR_EL2, x9
324*28f39f02SMax Shvetsov
325*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ICH_VTR_EL2]
326*28f39f02SMax Shvetsov	msr	ICH_VTR_EL2, x9
327*28f39f02SMax Shvetsov
328*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MAIR_EL2]
329*28f39f02SMax Shvetsov	msr	mair_el2, x9
330*28f39f02SMax Shvetsov
331*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MDCR_EL2]
332*28f39f02SMax Shvetsov	msr	mdcr_el2, x9
333*28f39f02SMax Shvetsov
334*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAM2_EL2]
335*28f39f02SMax Shvetsov	msr	MPAM2_EL2, x9
336*28f39f02SMax Shvetsov
337*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMHCR_EL2]
338*28f39f02SMax Shvetsov	msr	MPAMHCR_EL2, x9
339*28f39f02SMax Shvetsov
340*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM0_EL2]
341*28f39f02SMax Shvetsov	msr	MPAMVPM0_EL2, x9
342*28f39f02SMax Shvetsov
343*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM1_EL2]
344*28f39f02SMax Shvetsov	msr	MPAMVPM1_EL2, x9
345*28f39f02SMax Shvetsov
346*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM2_EL2]
347*28f39f02SMax Shvetsov	msr	MPAMVPM2_EL2, x9
348*28f39f02SMax Shvetsov
349*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM3_EL2]
350*28f39f02SMax Shvetsov	msr	MPAMVPM3_EL2, x9
351*28f39f02SMax Shvetsov
352*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM4_EL2]
353*28f39f02SMax Shvetsov	msr	MPAMVPM4_EL2, x9
354*28f39f02SMax Shvetsov
355*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM5_EL2]
356*28f39f02SMax Shvetsov	msr	MPAMVPM5_EL2, x9
357*28f39f02SMax Shvetsov
358*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM6_EL2]
359*28f39f02SMax Shvetsov	msr	MPAMVPM6_EL2, x9
360*28f39f02SMax Shvetsov
361*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPM7_EL2]
362*28f39f02SMax Shvetsov	msr	MPAMVPM7_EL2, x9
363*28f39f02SMax Shvetsov
364*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_MPAMVPMV_EL2]
365*28f39f02SMax Shvetsov	msr	MPAMVPMV_EL2, x9
366*28f39f02SMax Shvetsov
367*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_RMR_EL2]
368*28f39f02SMax Shvetsov	msr	rmr_el2, x9
369*28f39f02SMax Shvetsov
370*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_SCTLR_EL2]
371*28f39f02SMax Shvetsov	msr	sctlr_el2, x9
372*28f39f02SMax Shvetsov
373*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_SPSR_EL2]
374*28f39f02SMax Shvetsov	msr	spsr_el2, x9
375*28f39f02SMax Shvetsov
376*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_SP_EL2]
377*28f39f02SMax Shvetsov	msr	sp_el2, x9
378*28f39f02SMax Shvetsov
379*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_TCR_EL2]
380*28f39f02SMax Shvetsov	msr	tcr_el2, x9
381*28f39f02SMax Shvetsov
382*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_TPIDR_EL2]
383*28f39f02SMax Shvetsov	msr	tpidr_el2, x9
384*28f39f02SMax Shvetsov
385*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_TTBR0_EL2]
386*28f39f02SMax Shvetsov	msr	ttbr0_el2, x9
387*28f39f02SMax Shvetsov
388*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_VBAR_EL2]
389*28f39f02SMax Shvetsov	msr	vbar_el2, x9
390*28f39f02SMax Shvetsov
391*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_VMPIDR_EL2]
392*28f39f02SMax Shvetsov	msr	vmpidr_el2, x9
393*28f39f02SMax Shvetsov
394*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_VPIDR_EL2]
395*28f39f02SMax Shvetsov	msr	vpidr_el2, x9
396*28f39f02SMax Shvetsov
397*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_VTCR_EL2]
398*28f39f02SMax Shvetsov	msr	vtcr_el2, x9
399*28f39f02SMax Shvetsov
400*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_VTTBR_EL2]
401*28f39f02SMax Shvetsov	msr	vttbr_el2, x9
402*28f39f02SMax Shvetsov
403*28f39f02SMax Shvetsov	ldr	x9, [x0, #CTX_ZCR_EL2]
404*28f39f02SMax Shvetsov	msr	ZCR_EL2, x9
405*28f39f02SMax Shvetsov
406*28f39f02SMax Shvetsov	ret
407*28f39f02SMax Shvetsovendfunc el2_sysregs_context_restore
408*28f39f02SMax Shvetsov
409*28f39f02SMax Shvetsov#endif /* CTX_INCLUDE_EL2_REGS */
410*28f39f02SMax Shvetsov
411ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
412ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use
413ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to save EL1 system
414ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a
415ed108b56SAlexei Fedorov * 'el1_sys_regs' structure where the register context will be saved.
416ed108b56SAlexei Fedorov * ------------------------------------------------------------------
417532ed618SSoby Mathew */
418532ed618SSoby Mathewfunc el1_sysregs_context_save
419532ed618SSoby Mathew
420532ed618SSoby Mathew	mrs	x9, spsr_el1
421532ed618SSoby Mathew	mrs	x10, elr_el1
422532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_SPSR_EL1]
423532ed618SSoby Mathew
424532ed618SSoby Mathew	mrs	x15, sctlr_el1
425532ed618SSoby Mathew	mrs	x16, actlr_el1
426532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_SCTLR_EL1]
427532ed618SSoby Mathew
428532ed618SSoby Mathew	mrs	x17, cpacr_el1
429532ed618SSoby Mathew	mrs	x9, csselr_el1
430532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CPACR_EL1]
431532ed618SSoby Mathew
432532ed618SSoby Mathew	mrs	x10, sp_el1
433532ed618SSoby Mathew	mrs	x11, esr_el1
434532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_SP_EL1]
435532ed618SSoby Mathew
436532ed618SSoby Mathew	mrs	x12, ttbr0_el1
437532ed618SSoby Mathew	mrs	x13, ttbr1_el1
438532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_TTBR0_EL1]
439532ed618SSoby Mathew
440532ed618SSoby Mathew	mrs	x14, mair_el1
441532ed618SSoby Mathew	mrs	x15, amair_el1
442532ed618SSoby Mathew	stp	x14, x15, [x0, #CTX_MAIR_EL1]
443532ed618SSoby Mathew
444532ed618SSoby Mathew	mrs	x16, tcr_el1
445532ed618SSoby Mathew	mrs	x17, tpidr_el1
446532ed618SSoby Mathew	stp	x16, x17, [x0, #CTX_TCR_EL1]
447532ed618SSoby Mathew
448532ed618SSoby Mathew	mrs	x9, tpidr_el0
449532ed618SSoby Mathew	mrs	x10, tpidrro_el0
450532ed618SSoby Mathew	stp	x9, x10, [x0, #CTX_TPIDR_EL0]
451532ed618SSoby Mathew
452532ed618SSoby Mathew	mrs	x13, par_el1
453532ed618SSoby Mathew	mrs	x14, far_el1
454532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_PAR_EL1]
455532ed618SSoby Mathew
456532ed618SSoby Mathew	mrs	x15, afsr0_el1
457532ed618SSoby Mathew	mrs	x16, afsr1_el1
458532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_AFSR0_EL1]
459532ed618SSoby Mathew
460532ed618SSoby Mathew	mrs	x17, contextidr_el1
461532ed618SSoby Mathew	mrs	x9, vbar_el1
462532ed618SSoby Mathew	stp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
463532ed618SSoby Mathew
464532ed618SSoby Mathew	/* Save AArch32 system registers if the build has instructed so */
465532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
466532ed618SSoby Mathew	mrs	x11, spsr_abt
467532ed618SSoby Mathew	mrs	x12, spsr_und
468532ed618SSoby Mathew	stp	x11, x12, [x0, #CTX_SPSR_ABT]
469532ed618SSoby Mathew
470532ed618SSoby Mathew	mrs	x13, spsr_irq
471532ed618SSoby Mathew	mrs	x14, spsr_fiq
472532ed618SSoby Mathew	stp	x13, x14, [x0, #CTX_SPSR_IRQ]
473532ed618SSoby Mathew
474532ed618SSoby Mathew	mrs	x15, dacr32_el2
475532ed618SSoby Mathew	mrs	x16, ifsr32_el2
476532ed618SSoby Mathew	stp	x15, x16, [x0, #CTX_DACR32_EL2]
477532ed618SSoby Mathew#endif
478532ed618SSoby Mathew
479532ed618SSoby Mathew	/* Save NS timer registers if the build has instructed so */
480532ed618SSoby Mathew#if NS_TIMER_SWITCH
481532ed618SSoby Mathew	mrs	x10, cntp_ctl_el0
482532ed618SSoby Mathew	mrs	x11, cntp_cval_el0
483532ed618SSoby Mathew	stp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
484532ed618SSoby Mathew
485532ed618SSoby Mathew	mrs	x12, cntv_ctl_el0
486532ed618SSoby Mathew	mrs	x13, cntv_cval_el0
487532ed618SSoby Mathew	stp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
488532ed618SSoby Mathew
489532ed618SSoby Mathew	mrs	x14, cntkctl_el1
490532ed618SSoby Mathew	str	x14, [x0, #CTX_CNTKCTL_EL1]
491532ed618SSoby Mathew#endif
492532ed618SSoby Mathew
4939dd94382SJustin Chadwell	/* Save MTE system registers if the build has instructed so */
4949dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS
4959dd94382SJustin Chadwell	mrs	x15, TFSRE0_EL1
4969dd94382SJustin Chadwell	mrs	x16, TFSR_EL1
4979dd94382SJustin Chadwell	stp	x15, x16, [x0, #CTX_TFSRE0_EL1]
4989dd94382SJustin Chadwell
4999dd94382SJustin Chadwell	mrs	x9, RGSR_EL1
5009dd94382SJustin Chadwell	mrs	x10, GCR_EL1
5019dd94382SJustin Chadwell	stp	x9, x10, [x0, #CTX_RGSR_EL1]
5029dd94382SJustin Chadwell#endif
5039dd94382SJustin Chadwell
504532ed618SSoby Mathew	ret
505532ed618SSoby Mathewendfunc el1_sysregs_context_save
506532ed618SSoby Mathew
507ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
508ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use
509ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to restore EL1 system
510ed108b56SAlexei Fedorov * register context.  It assumes that 'x0' is pointing to a
511ed108b56SAlexei Fedorov * 'el1_sys_regs' structure from where the register context will be
512ed108b56SAlexei Fedorov * restored
513ed108b56SAlexei Fedorov * ------------------------------------------------------------------
514532ed618SSoby Mathew */
515532ed618SSoby Mathewfunc el1_sysregs_context_restore
516532ed618SSoby Mathew
517532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_SPSR_EL1]
518532ed618SSoby Mathew	msr	spsr_el1, x9
519532ed618SSoby Mathew	msr	elr_el1, x10
520532ed618SSoby Mathew
521532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_SCTLR_EL1]
522532ed618SSoby Mathew	msr	sctlr_el1, x15
523532ed618SSoby Mathew	msr	actlr_el1, x16
524532ed618SSoby Mathew
525532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CPACR_EL1]
526532ed618SSoby Mathew	msr	cpacr_el1, x17
527532ed618SSoby Mathew	msr	csselr_el1, x9
528532ed618SSoby Mathew
529532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_SP_EL1]
530532ed618SSoby Mathew	msr	sp_el1, x10
531532ed618SSoby Mathew	msr	esr_el1, x11
532532ed618SSoby Mathew
533532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_TTBR0_EL1]
534532ed618SSoby Mathew	msr	ttbr0_el1, x12
535532ed618SSoby Mathew	msr	ttbr1_el1, x13
536532ed618SSoby Mathew
537532ed618SSoby Mathew	ldp	x14, x15, [x0, #CTX_MAIR_EL1]
538532ed618SSoby Mathew	msr	mair_el1, x14
539532ed618SSoby Mathew	msr	amair_el1, x15
540532ed618SSoby Mathew
541532ed618SSoby Mathew	ldp	x16, x17, [x0, #CTX_TCR_EL1]
542532ed618SSoby Mathew	msr	tcr_el1, x16
543532ed618SSoby Mathew	msr	tpidr_el1, x17
544532ed618SSoby Mathew
545532ed618SSoby Mathew	ldp	x9, x10, [x0, #CTX_TPIDR_EL0]
546532ed618SSoby Mathew	msr	tpidr_el0, x9
547532ed618SSoby Mathew	msr	tpidrro_el0, x10
548532ed618SSoby Mathew
549532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_PAR_EL1]
550532ed618SSoby Mathew	msr	par_el1, x13
551532ed618SSoby Mathew	msr	far_el1, x14
552532ed618SSoby Mathew
553532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_AFSR0_EL1]
554532ed618SSoby Mathew	msr	afsr0_el1, x15
555532ed618SSoby Mathew	msr	afsr1_el1, x16
556532ed618SSoby Mathew
557532ed618SSoby Mathew	ldp	x17, x9, [x0, #CTX_CONTEXTIDR_EL1]
558532ed618SSoby Mathew	msr	contextidr_el1, x17
559532ed618SSoby Mathew	msr	vbar_el1, x9
560532ed618SSoby Mathew
561532ed618SSoby Mathew	/* Restore AArch32 system registers if the build has instructed so */
562532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS
563532ed618SSoby Mathew	ldp	x11, x12, [x0, #CTX_SPSR_ABT]
564532ed618SSoby Mathew	msr	spsr_abt, x11
565532ed618SSoby Mathew	msr	spsr_und, x12
566532ed618SSoby Mathew
567532ed618SSoby Mathew	ldp	x13, x14, [x0, #CTX_SPSR_IRQ]
568532ed618SSoby Mathew	msr	spsr_irq, x13
569532ed618SSoby Mathew	msr	spsr_fiq, x14
570532ed618SSoby Mathew
571532ed618SSoby Mathew	ldp	x15, x16, [x0, #CTX_DACR32_EL2]
572532ed618SSoby Mathew	msr	dacr32_el2, x15
573532ed618SSoby Mathew	msr	ifsr32_el2, x16
574532ed618SSoby Mathew#endif
575532ed618SSoby Mathew	/* Restore NS timer registers if the build has instructed so */
576532ed618SSoby Mathew#if NS_TIMER_SWITCH
577532ed618SSoby Mathew	ldp	x10, x11, [x0, #CTX_CNTP_CTL_EL0]
578532ed618SSoby Mathew	msr	cntp_ctl_el0, x10
579532ed618SSoby Mathew	msr	cntp_cval_el0, x11
580532ed618SSoby Mathew
581532ed618SSoby Mathew	ldp	x12, x13, [x0, #CTX_CNTV_CTL_EL0]
582532ed618SSoby Mathew	msr	cntv_ctl_el0, x12
583532ed618SSoby Mathew	msr	cntv_cval_el0, x13
584532ed618SSoby Mathew
585532ed618SSoby Mathew	ldr	x14, [x0, #CTX_CNTKCTL_EL1]
586532ed618SSoby Mathew	msr	cntkctl_el1, x14
587532ed618SSoby Mathew#endif
5889dd94382SJustin Chadwell	/* Restore MTE system registers if the build has instructed so */
5899dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS
5909dd94382SJustin Chadwell	ldp	x11, x12, [x0, #CTX_TFSRE0_EL1]
5919dd94382SJustin Chadwell	msr	TFSRE0_EL1, x11
5929dd94382SJustin Chadwell	msr	TFSR_EL1, x12
5939dd94382SJustin Chadwell
5949dd94382SJustin Chadwell	ldp	x13, x14, [x0, #CTX_RGSR_EL1]
5959dd94382SJustin Chadwell	msr	RGSR_EL1, x13
5969dd94382SJustin Chadwell	msr	GCR_EL1, x14
5979dd94382SJustin Chadwell#endif
598532ed618SSoby Mathew
599532ed618SSoby Mathew	/* No explict ISB required here as ERET covers it */
600532ed618SSoby Mathew	ret
601532ed618SSoby Mathewendfunc el1_sysregs_context_restore
602532ed618SSoby Mathew
603ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
604ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use
605ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers according to AArch64 PCS)
606ed108b56SAlexei Fedorov * to save floating point register context. It assumes that 'x0' is
607ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure where the register context will
608532ed618SSoby Mathew * be saved.
609532ed618SSoby Mathew *
610ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set.
611ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in
612ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared.
613532ed618SSoby Mathew *
614532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
615ed108b56SAlexei Fedorov * ------------------------------------------------------------------
616532ed618SSoby Mathew */
617532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS
618532ed618SSoby Mathewfunc fpregs_context_save
619532ed618SSoby Mathew	stp	q0, q1, [x0, #CTX_FP_Q0]
620532ed618SSoby Mathew	stp	q2, q3, [x0, #CTX_FP_Q2]
621532ed618SSoby Mathew	stp	q4, q5, [x0, #CTX_FP_Q4]
622532ed618SSoby Mathew	stp	q6, q7, [x0, #CTX_FP_Q6]
623532ed618SSoby Mathew	stp	q8, q9, [x0, #CTX_FP_Q8]
624532ed618SSoby Mathew	stp	q10, q11, [x0, #CTX_FP_Q10]
625532ed618SSoby Mathew	stp	q12, q13, [x0, #CTX_FP_Q12]
626532ed618SSoby Mathew	stp	q14, q15, [x0, #CTX_FP_Q14]
627532ed618SSoby Mathew	stp	q16, q17, [x0, #CTX_FP_Q16]
628532ed618SSoby Mathew	stp	q18, q19, [x0, #CTX_FP_Q18]
629532ed618SSoby Mathew	stp	q20, q21, [x0, #CTX_FP_Q20]
630532ed618SSoby Mathew	stp	q22, q23, [x0, #CTX_FP_Q22]
631532ed618SSoby Mathew	stp	q24, q25, [x0, #CTX_FP_Q24]
632532ed618SSoby Mathew	stp	q26, q27, [x0, #CTX_FP_Q26]
633532ed618SSoby Mathew	stp	q28, q29, [x0, #CTX_FP_Q28]
634532ed618SSoby Mathew	stp	q30, q31, [x0, #CTX_FP_Q30]
635532ed618SSoby Mathew
636532ed618SSoby Mathew	mrs	x9, fpsr
637532ed618SSoby Mathew	str	x9, [x0, #CTX_FP_FPSR]
638532ed618SSoby Mathew
639532ed618SSoby Mathew	mrs	x10, fpcr
640532ed618SSoby Mathew	str	x10, [x0, #CTX_FP_FPCR]
641532ed618SSoby Mathew
64291089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
64391089f36SDavid Cunado	mrs	x11, fpexc32_el2
64491089f36SDavid Cunado	str	x11, [x0, #CTX_FP_FPEXC32_EL2]
64591089f36SDavid Cunado#endif
646532ed618SSoby Mathew	ret
647532ed618SSoby Mathewendfunc fpregs_context_save
648532ed618SSoby Mathew
649ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
650ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use x9-x17
651ed108b56SAlexei Fedorov * (temporary caller-saved registers according to AArch64 PCS) to
652ed108b56SAlexei Fedorov * restore floating point register context. It assumes that 'x0' is
653ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure from where the register context
654532ed618SSoby Mathew * will be restored.
655532ed618SSoby Mathew *
656ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set.
657ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in
658ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared.
659532ed618SSoby Mathew *
660532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world
661ed108b56SAlexei Fedorov * ------------------------------------------------------------------
662532ed618SSoby Mathew */
663532ed618SSoby Mathewfunc fpregs_context_restore
664532ed618SSoby Mathew	ldp	q0, q1, [x0, #CTX_FP_Q0]
665532ed618SSoby Mathew	ldp	q2, q3, [x0, #CTX_FP_Q2]
666532ed618SSoby Mathew	ldp	q4, q5, [x0, #CTX_FP_Q4]
667532ed618SSoby Mathew	ldp	q6, q7, [x0, #CTX_FP_Q6]
668532ed618SSoby Mathew	ldp	q8, q9, [x0, #CTX_FP_Q8]
669532ed618SSoby Mathew	ldp	q10, q11, [x0, #CTX_FP_Q10]
670532ed618SSoby Mathew	ldp	q12, q13, [x0, #CTX_FP_Q12]
671532ed618SSoby Mathew	ldp	q14, q15, [x0, #CTX_FP_Q14]
672532ed618SSoby Mathew	ldp	q16, q17, [x0, #CTX_FP_Q16]
673532ed618SSoby Mathew	ldp	q18, q19, [x0, #CTX_FP_Q18]
674532ed618SSoby Mathew	ldp	q20, q21, [x0, #CTX_FP_Q20]
675532ed618SSoby Mathew	ldp	q22, q23, [x0, #CTX_FP_Q22]
676532ed618SSoby Mathew	ldp	q24, q25, [x0, #CTX_FP_Q24]
677532ed618SSoby Mathew	ldp	q26, q27, [x0, #CTX_FP_Q26]
678532ed618SSoby Mathew	ldp	q28, q29, [x0, #CTX_FP_Q28]
679532ed618SSoby Mathew	ldp	q30, q31, [x0, #CTX_FP_Q30]
680532ed618SSoby Mathew
681532ed618SSoby Mathew	ldr	x9, [x0, #CTX_FP_FPSR]
682532ed618SSoby Mathew	msr	fpsr, x9
683532ed618SSoby Mathew
684532ed618SSoby Mathew	ldr	x10, [x0, #CTX_FP_FPCR]
685532ed618SSoby Mathew	msr	fpcr, x10
686532ed618SSoby Mathew
68791089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS
68891089f36SDavid Cunado	ldr	x11, [x0, #CTX_FP_FPEXC32_EL2]
68991089f36SDavid Cunado	msr	fpexc32_el2, x11
69091089f36SDavid Cunado#endif
691532ed618SSoby Mathew	/*
692532ed618SSoby Mathew	 * No explict ISB required here as ERET to
693532ed618SSoby Mathew	 * switch to secure EL1 or non-secure world
694532ed618SSoby Mathew	 * covers it
695532ed618SSoby Mathew	 */
696532ed618SSoby Mathew
697532ed618SSoby Mathew	ret
698532ed618SSoby Mathewendfunc fpregs_context_restore
699532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */
700532ed618SSoby Mathew
701ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
702ed108b56SAlexei Fedorov * The following function is used to save and restore all the general
703ed108b56SAlexei Fedorov * purpose and ARMv8.3-PAuth (if enabled) registers.
704ed108b56SAlexei Fedorov * It also checks if Secure Cycle Counter is not disabled in MDCR_EL3
705ed108b56SAlexei Fedorov * when ARMv8.5-PMU is implemented, and if called from Non-secure
706ed108b56SAlexei Fedorov * state saves PMCR_EL0 and disables Cycle Counter.
707ed108b56SAlexei Fedorov *
708ed108b56SAlexei Fedorov * Ideally we would only save and restore the callee saved registers
709ed108b56SAlexei Fedorov * when a world switch occurs but that type of implementation is more
710ed108b56SAlexei Fedorov * complex. So currently we will always save and restore these
711ed108b56SAlexei Fedorov * registers on entry and exit of EL3.
712ed108b56SAlexei Fedorov * These are not macros to ensure their invocation fits within the 32
713ed108b56SAlexei Fedorov * instructions per exception vector.
714532ed618SSoby Mathew * clobbers: x18
715ed108b56SAlexei Fedorov * ------------------------------------------------------------------
716532ed618SSoby Mathew */
717ed108b56SAlexei Fedorovfunc save_gp_pmcr_pauth_regs
718532ed618SSoby Mathew	stp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
719532ed618SSoby Mathew	stp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
720532ed618SSoby Mathew	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
721532ed618SSoby Mathew	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
722532ed618SSoby Mathew	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
723532ed618SSoby Mathew	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
724532ed618SSoby Mathew	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
725532ed618SSoby Mathew	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
726532ed618SSoby Mathew	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
727532ed618SSoby Mathew	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
728532ed618SSoby Mathew	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
729532ed618SSoby Mathew	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
730532ed618SSoby Mathew	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
731532ed618SSoby Mathew	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
732532ed618SSoby Mathew	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
733532ed618SSoby Mathew	mrs	x18, sp_el0
734532ed618SSoby Mathew	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
735532ed618SSoby Mathew
736ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
737ed108b56SAlexei Fedorov	 * Check if earlier initialization MDCR_EL3.SCCD to 1 failed,
738ed108b56SAlexei Fedorov	 * meaning that ARMv8-PMU is not implemented and PMCR_EL0
739ed108b56SAlexei Fedorov	 * should be saved in non-secure context.
740ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
741ef653d93SJeenu Viswambharan	 */
742ed108b56SAlexei Fedorov	mrs	x9, mdcr_el3
743ed108b56SAlexei Fedorov	tst	x9, #MDCR_SCCD_BIT
744ed108b56SAlexei Fedorov	bne	1f
745ed108b56SAlexei Fedorov
746ed108b56SAlexei Fedorov	/* Secure Cycle Counter is not disabled */
747ed108b56SAlexei Fedorov	mrs	x9, pmcr_el0
748ed108b56SAlexei Fedorov
749ed108b56SAlexei Fedorov	/* Check caller's security state */
750ed108b56SAlexei Fedorov	mrs	x10, scr_el3
751ed108b56SAlexei Fedorov	tst	x10, #SCR_NS_BIT
752ed108b56SAlexei Fedorov	beq	2f
753ed108b56SAlexei Fedorov
754ed108b56SAlexei Fedorov	/* Save PMCR_EL0 if called from Non-secure state */
755ed108b56SAlexei Fedorov	str	x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0]
756ed108b56SAlexei Fedorov
757ed108b56SAlexei Fedorov	/* Disable cycle counter when event counting is prohibited */
758ed108b56SAlexei Fedorov2:	orr	x9, x9, #PMCR_EL0_DP_BIT
759ed108b56SAlexei Fedorov	msr	pmcr_el0, x9
760ed108b56SAlexei Fedorov	isb
761ed108b56SAlexei Fedorov1:
762ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS
763ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
764ed108b56SAlexei Fedorov 	 * Save the ARMv8.3-PAuth keys as they are not banked
765ed108b56SAlexei Fedorov 	 * by exception level
766ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
767ed108b56SAlexei Fedorov	 */
768ed108b56SAlexei Fedorov	add	x19, sp, #CTX_PAUTH_REGS_OFFSET
769ed108b56SAlexei Fedorov
770ed108b56SAlexei Fedorov	mrs	x20, APIAKeyLo_EL1	/* x21:x20 = APIAKey */
771ed108b56SAlexei Fedorov	mrs	x21, APIAKeyHi_EL1
772ed108b56SAlexei Fedorov	mrs	x22, APIBKeyLo_EL1	/* x23:x22 = APIBKey */
773ed108b56SAlexei Fedorov	mrs	x23, APIBKeyHi_EL1
774ed108b56SAlexei Fedorov	mrs	x24, APDAKeyLo_EL1	/* x25:x24 = APDAKey */
775ed108b56SAlexei Fedorov	mrs	x25, APDAKeyHi_EL1
776ed108b56SAlexei Fedorov	mrs	x26, APDBKeyLo_EL1	/* x27:x26 = APDBKey */
777ed108b56SAlexei Fedorov	mrs	x27, APDBKeyHi_EL1
778ed108b56SAlexei Fedorov	mrs	x28, APGAKeyLo_EL1	/* x29:x28 = APGAKey */
779ed108b56SAlexei Fedorov	mrs	x29, APGAKeyHi_EL1
780ed108b56SAlexei Fedorov
781ed108b56SAlexei Fedorov	stp	x20, x21, [x19, #CTX_PACIAKEY_LO]
782ed108b56SAlexei Fedorov	stp	x22, x23, [x19, #CTX_PACIBKEY_LO]
783ed108b56SAlexei Fedorov	stp	x24, x25, [x19, #CTX_PACDAKEY_LO]
784ed108b56SAlexei Fedorov	stp	x26, x27, [x19, #CTX_PACDBKEY_LO]
785ed108b56SAlexei Fedorov	stp	x28, x29, [x19, #CTX_PACGAKEY_LO]
786ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */
787ed108b56SAlexei Fedorov
788ed108b56SAlexei Fedorov	ret
789ed108b56SAlexei Fedorovendfunc save_gp_pmcr_pauth_regs
790ed108b56SAlexei Fedorov
791ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
792ed108b56SAlexei Fedorov * This function restores ARMv8.3-PAuth (if enabled) and all general
793ed108b56SAlexei Fedorov * purpose registers except x30 from the CPU context.
794ed108b56SAlexei Fedorov * x30 register must be explicitly restored by the caller.
795ed108b56SAlexei Fedorov * ------------------------------------------------------------------
796ed108b56SAlexei Fedorov */
797ed108b56SAlexei Fedorovfunc restore_gp_pmcr_pauth_regs
798ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS
799ed108b56SAlexei Fedorov 	/* Restore the ARMv8.3 PAuth keys */
800ed108b56SAlexei Fedorov	add	x10, sp, #CTX_PAUTH_REGS_OFFSET
801ed108b56SAlexei Fedorov
802ed108b56SAlexei Fedorov	ldp	x0, x1, [x10, #CTX_PACIAKEY_LO]	/* x1:x0 = APIAKey */
803ed108b56SAlexei Fedorov	ldp	x2, x3, [x10, #CTX_PACIBKEY_LO]	/* x3:x2 = APIBKey */
804ed108b56SAlexei Fedorov	ldp	x4, x5, [x10, #CTX_PACDAKEY_LO]	/* x5:x4 = APDAKey */
805ed108b56SAlexei Fedorov	ldp	x6, x7, [x10, #CTX_PACDBKEY_LO]	/* x7:x6 = APDBKey */
806ed108b56SAlexei Fedorov	ldp	x8, x9, [x10, #CTX_PACGAKEY_LO]	/* x9:x8 = APGAKey */
807ed108b56SAlexei Fedorov
808ed108b56SAlexei Fedorov	msr	APIAKeyLo_EL1, x0
809ed108b56SAlexei Fedorov	msr	APIAKeyHi_EL1, x1
810ed108b56SAlexei Fedorov	msr	APIBKeyLo_EL1, x2
811ed108b56SAlexei Fedorov	msr	APIBKeyHi_EL1, x3
812ed108b56SAlexei Fedorov	msr	APDAKeyLo_EL1, x4
813ed108b56SAlexei Fedorov	msr	APDAKeyHi_EL1, x5
814ed108b56SAlexei Fedorov	msr	APDBKeyLo_EL1, x6
815ed108b56SAlexei Fedorov	msr	APDBKeyHi_EL1, x7
816ed108b56SAlexei Fedorov	msr	APGAKeyLo_EL1, x8
817ed108b56SAlexei Fedorov	msr	APGAKeyHi_EL1, x9
818ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */
819ed108b56SAlexei Fedorov
820ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
821ed108b56SAlexei Fedorov	 * Restore PMCR_EL0 when returning to Non-secure state if
822ed108b56SAlexei Fedorov	 * Secure Cycle Counter is not disabled in MDCR_EL3 when
823ed108b56SAlexei Fedorov	 * ARMv8.5-PMU is implemented.
824ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
825ed108b56SAlexei Fedorov	 */
826ed108b56SAlexei Fedorov	mrs	x0, scr_el3
827ed108b56SAlexei Fedorov	tst	x0, #SCR_NS_BIT
828ed108b56SAlexei Fedorov	beq	2f
829ed108b56SAlexei Fedorov
830ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
831ed108b56SAlexei Fedorov	 * Back to Non-secure state.
832ed108b56SAlexei Fedorov	 * Check if earlier initialization MDCR_EL3.SCCD to 1 failed,
833ed108b56SAlexei Fedorov	 * meaning that ARMv8-PMU is not implemented and PMCR_EL0
834ed108b56SAlexei Fedorov	 * should be restored from non-secure context.
835ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
836ed108b56SAlexei Fedorov	 */
837ed108b56SAlexei Fedorov	mrs	x0, mdcr_el3
838ed108b56SAlexei Fedorov	tst	x0, #MDCR_SCCD_BIT
839ed108b56SAlexei Fedorov	bne	2f
840ed108b56SAlexei Fedorov	ldr	x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0]
841ed108b56SAlexei Fedorov	msr	pmcr_el0, x0
842ed108b56SAlexei Fedorov2:
843532ed618SSoby Mathew	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
844532ed618SSoby Mathew	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
845532ed618SSoby Mathew	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
846532ed618SSoby Mathew	ldp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]
847532ed618SSoby Mathew	ldp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
848532ed618SSoby Mathew	ldp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
849532ed618SSoby Mathew	ldp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
850532ed618SSoby Mathew	ldp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
851ef653d93SJeenu Viswambharan	ldp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]
852532ed618SSoby Mathew	ldp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
853532ed618SSoby Mathew	ldp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
854532ed618SSoby Mathew	ldp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
855532ed618SSoby Mathew	ldp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
856532ed618SSoby Mathew	ldp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
857ef653d93SJeenu Viswambharan	ldr	x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
858ef653d93SJeenu Viswambharan	msr	sp_el0, x28
859532ed618SSoby Mathew	ldp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
860ef653d93SJeenu Viswambharan	ret
861ed108b56SAlexei Fedorovendfunc restore_gp_pmcr_pauth_regs
862ef653d93SJeenu Viswambharan
863ed108b56SAlexei Fedorov/* ------------------------------------------------------------------
864ed108b56SAlexei Fedorov * This routine assumes that the SP_EL3 is pointing to a valid
865ed108b56SAlexei Fedorov * context structure from where the gp regs and other special
866ed108b56SAlexei Fedorov * registers can be retrieved.
867ed108b56SAlexei Fedorov * ------------------------------------------------------------------
868532ed618SSoby Mathew */
869532ed618SSoby Mathewfunc el3_exit
870bb9549baSJan Dabros#if ENABLE_ASSERTIONS
871bb9549baSJan Dabros	/* el3_exit assumes SP_EL0 on entry */
872bb9549baSJan Dabros	mrs	x17, spsel
873bb9549baSJan Dabros	cmp	x17, #MODE_SP_EL0
874bb9549baSJan Dabros	ASM_ASSERT(eq)
875bb9549baSJan Dabros#endif
876bb9549baSJan Dabros
877ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
878ed108b56SAlexei Fedorov	 * Save the current SP_EL0 i.e. the EL3 runtime stack which
879ed108b56SAlexei Fedorov	 * will be used for handling the next SMC.
880ed108b56SAlexei Fedorov	 * Then switch to SP_EL3.
881ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
882532ed618SSoby Mathew	 */
883532ed618SSoby Mathew	mov	x17, sp
884ed108b56SAlexei Fedorov	msr	spsel, #MODE_SP_ELX
885532ed618SSoby Mathew	str	x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
886532ed618SSoby Mathew
887ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
888532ed618SSoby Mathew	 * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET
889ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
890532ed618SSoby Mathew	 */
891532ed618SSoby Mathew	ldr	x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
892532ed618SSoby Mathew	ldp	x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
893532ed618SSoby Mathew	msr	scr_el3, x18
894532ed618SSoby Mathew	msr	spsr_el3, x16
895532ed618SSoby Mathew	msr	elr_el3, x17
896532ed618SSoby Mathew
897fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639
898ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
899ed108b56SAlexei Fedorov	 * Restore mitigation state as it was on entry to EL3
900ed108b56SAlexei Fedorov	 * ----------------------------------------------------------
901ed108b56SAlexei Fedorov	 */
902fe007b2eSDimitris Papastamos	ldr	x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE]
903ed108b56SAlexei Fedorov	cbz	x17, 1f
904fe007b2eSDimitris Papastamos	blr	x17
9054d1ccf0eSAntonio Nino Diaz1:
906fe007b2eSDimitris Papastamos#endif
907ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
908ed108b56SAlexei Fedorov	 * Restore general purpose (including x30), PMCR_EL0 and
909ed108b56SAlexei Fedorov	 * ARMv8.3-PAuth registers.
910ed108b56SAlexei Fedorov	 * Exit EL3 via ERET to a lower exception level.
911ed108b56SAlexei Fedorov 	 * ----------------------------------------------------------
912ed108b56SAlexei Fedorov 	 */
913ed108b56SAlexei Fedorov	bl	restore_gp_pmcr_pauth_regs
914ed108b56SAlexei Fedorov	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
915fe007b2eSDimitris Papastamos
916ed108b56SAlexei Fedorov#if IMAGE_BL31 && RAS_EXTENSION
917ed108b56SAlexei Fedorov	/* ----------------------------------------------------------
918ed108b56SAlexei Fedorov	 * Issue Error Synchronization Barrier to synchronize SErrors
919ed108b56SAlexei Fedorov	 * before exiting EL3. We're running with EAs unmasked, so
920ed108b56SAlexei Fedorov	 * any synchronized errors would be taken immediately;
921ed108b56SAlexei Fedorov	 * therefore no need to inspect DISR_EL1 register.
922ed108b56SAlexei Fedorov 	 * ----------------------------------------------------------
923ed108b56SAlexei Fedorov	 */
924ed108b56SAlexei Fedorov	esb
9255283962eSAntonio Nino Diaz#endif
926f461fe34SAnthony Steinhauser	exception_return
9275283962eSAntonio Nino Diaz
928532ed618SSoby Mathewendfunc el3_exit
929