1532ed618SSoby Mathew/* 228f39f02SMax Shvetsov * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew#include <arch.h> 8532ed618SSoby Mathew#include <asm_macros.S> 9bb9549baSJan Dabros#include <assert_macros.S> 10532ed618SSoby Mathew#include <context.h> 11532ed618SSoby Mathew 1228f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS 1328f39f02SMax Shvetsov .global el2_sysregs_context_save 1428f39f02SMax Shvetsov .global el2_sysregs_context_restore 1528f39f02SMax Shvetsov#endif 1628f39f02SMax Shvetsov 17532ed618SSoby Mathew .global el1_sysregs_context_save 18532ed618SSoby Mathew .global el1_sysregs_context_restore 19532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS 20532ed618SSoby Mathew .global fpregs_context_save 21532ed618SSoby Mathew .global fpregs_context_restore 22532ed618SSoby Mathew#endif 23ed108b56SAlexei Fedorov .global save_gp_pmcr_pauth_regs 24ed108b56SAlexei Fedorov .global restore_gp_pmcr_pauth_regs 25532ed618SSoby Mathew .global el3_exit 26532ed618SSoby Mathew 2728f39f02SMax Shvetsov#if CTX_INCLUDE_EL2_REGS 2828f39f02SMax Shvetsov 2928f39f02SMax Shvetsov/* ----------------------------------------------------- 3028f39f02SMax Shvetsov * The following function strictly follows the AArch64 3128f39f02SMax Shvetsov * PCS to use x9-x17 (temporary caller-saved registers) 32*2825946eSMax Shvetsov * to save EL2 system register context. It assumes that 33*2825946eSMax Shvetsov * 'x0' is pointing to a 'el2_sys_regs' structure where 3428f39f02SMax Shvetsov * the register context will be saved. 35*2825946eSMax Shvetsov * 36*2825946eSMax Shvetsov * The following registers are not added. 37*2825946eSMax Shvetsov * AMEVCNTVOFF0<n>_EL2 38*2825946eSMax Shvetsov * AMEVCNTVOFF1<n>_EL2 39*2825946eSMax Shvetsov * ICH_AP0R<n>_EL2 40*2825946eSMax Shvetsov * ICH_AP1R<n>_EL2 41*2825946eSMax Shvetsov * ICH_LR<n>_EL2 4228f39f02SMax Shvetsov * ----------------------------------------------------- 4328f39f02SMax Shvetsov */ 44*2825946eSMax Shvetsov 4528f39f02SMax Shvetsovfunc el2_sysregs_context_save 4628f39f02SMax Shvetsov mrs x9, actlr_el2 47*2825946eSMax Shvetsov mrs x10, afsr0_el2 48*2825946eSMax Shvetsov stp x9, x10, [x0, #CTX_ACTLR_EL2] 4928f39f02SMax Shvetsov 50*2825946eSMax Shvetsov mrs x11, afsr1_el2 51*2825946eSMax Shvetsov mrs x12, amair_el2 52*2825946eSMax Shvetsov stp x11, x12, [x0, #CTX_AFSR1_EL2] 5328f39f02SMax Shvetsov 54*2825946eSMax Shvetsov mrs x13, cnthctl_el2 55*2825946eSMax Shvetsov mrs x14, cnthp_ctl_el2 56*2825946eSMax Shvetsov stp x13, x14, [x0, #CTX_CNTHCTL_EL2] 5728f39f02SMax Shvetsov 58*2825946eSMax Shvetsov mrs x15, cnthp_cval_el2 59*2825946eSMax Shvetsov mrs x16, cnthp_tval_el2 60*2825946eSMax Shvetsov stp x15, x16, [x0, #CTX_CNTHP_CVAL_EL2] 6128f39f02SMax Shvetsov 62*2825946eSMax Shvetsov mrs x17, cntvoff_el2 6328f39f02SMax Shvetsov mrs x9, cptr_el2 64*2825946eSMax Shvetsov stp x17, x9, [x0, #CTX_CNTVOFF_EL2] 6528f39f02SMax Shvetsov 66*2825946eSMax Shvetsov mrs x10, dbgvcr32_el2 67*2825946eSMax Shvetsov mrs x11, elr_el2 68*2825946eSMax Shvetsov stp x10, x11, [x0, #CTX_DBGVCR32_EL2] 6928f39f02SMax Shvetsov 70*2825946eSMax Shvetsov mrs x14, esr_el2 71*2825946eSMax Shvetsov mrs x15, far_el2 72*2825946eSMax Shvetsov stp x14, x15, [x0, #CTX_ESR_EL2] 7328f39f02SMax Shvetsov 74*2825946eSMax Shvetsov mrs x16, fpexc32_el2 75*2825946eSMax Shvetsov mrs x17, hacr_el2 76*2825946eSMax Shvetsov stp x16, x17, [x0, #CTX_FPEXC32_EL2] 7728f39f02SMax Shvetsov 7828f39f02SMax Shvetsov mrs x9, hcr_el2 79*2825946eSMax Shvetsov mrs x10, hpfar_el2 80*2825946eSMax Shvetsov stp x9, x10, [x0, #CTX_HCR_EL2] 8128f39f02SMax Shvetsov 82*2825946eSMax Shvetsov mrs x11, hstr_el2 83*2825946eSMax Shvetsov mrs x12, ICC_SRE_EL2 84*2825946eSMax Shvetsov stp x11, x12, [x0, #CTX_HSTR_EL2] 8528f39f02SMax Shvetsov 86*2825946eSMax Shvetsov mrs x13, ICH_HCR_EL2 87*2825946eSMax Shvetsov mrs x14, ICH_VMCR_EL2 88*2825946eSMax Shvetsov stp x13, x14, [x0, #CTX_ICH_HCR_EL2] 8928f39f02SMax Shvetsov 90*2825946eSMax Shvetsov mrs x15, mair_el2 91*2825946eSMax Shvetsov mrs x16, mdcr_el2 92*2825946eSMax Shvetsov stp x15, x16, [x0, #CTX_MAIR_EL2] 9328f39f02SMax Shvetsov 94*2825946eSMax Shvetsov mrs x17, PMSCR_EL2 9528f39f02SMax Shvetsov mrs x9, sctlr_el2 96*2825946eSMax Shvetsov stp x17, x9, [x0, #CTX_PMSCR_EL2] 9728f39f02SMax Shvetsov 98*2825946eSMax Shvetsov mrs x10, spsr_el2 99*2825946eSMax Shvetsov mrs x11, sp_el2 100*2825946eSMax Shvetsov stp x10, x11, [x0, #CTX_SPSR_EL2] 10128f39f02SMax Shvetsov 102*2825946eSMax Shvetsov mrs x12, tcr_el2 103*2825946eSMax Shvetsov mrs x13, TRFCR_EL2 104*2825946eSMax Shvetsov stp x12, x13, [x0, #CTX_TCR_EL2] 10528f39f02SMax Shvetsov 106*2825946eSMax Shvetsov mrs x14, ttbr0_el2 107*2825946eSMax Shvetsov mrs x15, vbar_el2 108*2825946eSMax Shvetsov stp x14, x15, [x0, #CTX_TTBR0_EL2] 10928f39f02SMax Shvetsov 110*2825946eSMax Shvetsov mrs x16, vmpidr_el2 111*2825946eSMax Shvetsov mrs x17, vpidr_el2 112*2825946eSMax Shvetsov stp x16, x17, [x0, #CTX_VMPIDR_EL2] 11328f39f02SMax Shvetsov 11428f39f02SMax Shvetsov mrs x9, vtcr_el2 115*2825946eSMax Shvetsov mrs x10, vttbr_el2 116*2825946eSMax Shvetsov stp x9, x10, [x0, #CTX_VTCR_EL2] 11728f39f02SMax Shvetsov 118*2825946eSMax Shvetsov#if CTX_INCLUDE_MTE_REGS 119*2825946eSMax Shvetsov mrs x11, TFSR_EL2 120*2825946eSMax Shvetsov str x11, [x0, #CTX_TFSR_EL2] 121*2825946eSMax Shvetsov#endif 12228f39f02SMax Shvetsov 123*2825946eSMax Shvetsov#if ENABLE_MPAM_FOR_LOWER_ELS 124*2825946eSMax Shvetsov mrs x9, MPAM2_EL2 125*2825946eSMax Shvetsov mrs x10, MPAMHCR_EL2 126*2825946eSMax Shvetsov stp x9, x10, [x0, #CTX_MPAM2_EL2] 127*2825946eSMax Shvetsov 128*2825946eSMax Shvetsov mrs x11, MPAMVPM0_EL2 129*2825946eSMax Shvetsov mrs x12, MPAMVPM1_EL2 130*2825946eSMax Shvetsov stp x11, x12, [x0, #CTX_MPAMVPM0_EL2] 131*2825946eSMax Shvetsov 132*2825946eSMax Shvetsov mrs x13, MPAMVPM2_EL2 133*2825946eSMax Shvetsov mrs x14, MPAMVPM3_EL2 134*2825946eSMax Shvetsov stp x13, x14, [x0, #CTX_MPAMVPM2_EL2] 135*2825946eSMax Shvetsov 136*2825946eSMax Shvetsov mrs x15, MPAMVPM4_EL2 137*2825946eSMax Shvetsov mrs x16, MPAMVPM5_EL2 138*2825946eSMax Shvetsov stp x15, x16, [x0, #CTX_MPAMVPM4_EL2] 139*2825946eSMax Shvetsov 140*2825946eSMax Shvetsov mrs x17, MPAMVPM6_EL2 141*2825946eSMax Shvetsov mrs x9, MPAMVPM7_EL2 142*2825946eSMax Shvetsov stp x17, x9, [x0, #CTX_MPAMVPM6_EL2] 143*2825946eSMax Shvetsov 144*2825946eSMax Shvetsov mrs x10, MPAMVPMV_EL2 145*2825946eSMax Shvetsov str x10, [x0, #CTX_MPAMVPMV_EL2] 146*2825946eSMax Shvetsov#endif 147*2825946eSMax Shvetsov 148*2825946eSMax Shvetsov 149*2825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 6) 150*2825946eSMax Shvetsov mrs x11, HAFGRTR_EL2 151*2825946eSMax Shvetsov mrs x12, HDFGRTR_EL2 152*2825946eSMax Shvetsov stp x11, x12, [x0, #CTX_HAFGRTR_EL2] 153*2825946eSMax Shvetsov 154*2825946eSMax Shvetsov mrs x13, HDFGWTR_EL2 155*2825946eSMax Shvetsov mrs x14, HFGITR_EL2 156*2825946eSMax Shvetsov stp x13, x14, [x0, #CTX_HDFGWTR_EL2] 157*2825946eSMax Shvetsov 158*2825946eSMax Shvetsov mrs x15, HFGRTR_EL2 159*2825946eSMax Shvetsov mrs x16, HFGWTR_EL2 160*2825946eSMax Shvetsov stp x15, x16, [x0, #CTX_HFGRTR_EL2] 161*2825946eSMax Shvetsov 162*2825946eSMax Shvetsov mrs x17, CNTPOFF_EL2 163*2825946eSMax Shvetsov str x17, [x0, #CTX_CNTPOFF_EL2] 164*2825946eSMax Shvetsov#endif 165*2825946eSMax Shvetsov 166*2825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 4) 167*2825946eSMax Shvetsov mrs x9, cnthps_ctl_el2 168*2825946eSMax Shvetsov mrs x10, cnthps_cval_el2 169*2825946eSMax Shvetsov stp x9, x10, [x0, #CTX_CNTHPS_CTL_EL2] 170*2825946eSMax Shvetsov 171*2825946eSMax Shvetsov mrs x11, cnthps_tval_el2 172*2825946eSMax Shvetsov mrs x12, cnthvs_ctl_el2 173*2825946eSMax Shvetsov stp x11, x12, [x0, #CTX_CNTHPS_TVAL_EL2] 174*2825946eSMax Shvetsov 175*2825946eSMax Shvetsov mrs x13, cnthvs_cval_el2 176*2825946eSMax Shvetsov mrs x14, cnthvs_tval_el2 177*2825946eSMax Shvetsov stp x13, x14, [x0, #CTX_CNTHVS_CVAL_EL2] 178*2825946eSMax Shvetsov 179*2825946eSMax Shvetsov mrs x15, cnthv_ctl_el2 180*2825946eSMax Shvetsov mrs x16, cnthv_cval_el2 181*2825946eSMax Shvetsov stp x15, x16, [x0, #CTX_CNTHV_CTL_EL2] 182*2825946eSMax Shvetsov 183*2825946eSMax Shvetsov mrs x17, cnthv_tval_el2 184*2825946eSMax Shvetsov mrs x9, contextidr_el2 185*2825946eSMax Shvetsov stp x17, x9, [x0, #CTX_CNTHV_TVAL_EL2] 186*2825946eSMax Shvetsov 187*2825946eSMax Shvetsov mrs x10, sder32_el2 188*2825946eSMax Shvetsov str x10, [x0, #CTX_SDER32_EL2] 189*2825946eSMax Shvetsov 190*2825946eSMax Shvetsov mrs x11, ttbr1_el2 191*2825946eSMax Shvetsov str x11, [x0, #CTX_TTBR1_EL2] 192*2825946eSMax Shvetsov 193*2825946eSMax Shvetsov mrs x12, vdisr_el2 194*2825946eSMax Shvetsov str x12, [x0, #CTX_VDISR_EL2] 195*2825946eSMax Shvetsov 196*2825946eSMax Shvetsov mrs x13, vncr_el2 197*2825946eSMax Shvetsov str x13, [x0, #CTX_VNCR_EL2] 198*2825946eSMax Shvetsov 199*2825946eSMax Shvetsov mrs x14, vsesr_el2 200*2825946eSMax Shvetsov str x14, [x0, #CTX_VSESR_EL2] 201*2825946eSMax Shvetsov 202*2825946eSMax Shvetsov mrs x15, vstcr_el2 203*2825946eSMax Shvetsov str x15, [x0, #CTX_VSTCR_EL2] 204*2825946eSMax Shvetsov 205*2825946eSMax Shvetsov mrs x16, vsttbr_el2 206*2825946eSMax Shvetsov str x16, [x0, #CTX_VSTTBR_EL2] 207*2825946eSMax Shvetsov#endif 208*2825946eSMax Shvetsov 209*2825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 5) 210*2825946eSMax Shvetsov mrs x17, scxtnum_el2 211*2825946eSMax Shvetsov str x17, [x0, #CTX_SCXTNUM_EL2] 212*2825946eSMax Shvetsov#endif 21328f39f02SMax Shvetsov 21428f39f02SMax Shvetsov ret 21528f39f02SMax Shvetsovendfunc el2_sysregs_context_save 21628f39f02SMax Shvetsov 21728f39f02SMax Shvetsov/* ----------------------------------------------------- 21828f39f02SMax Shvetsov * The following function strictly follows the AArch64 21928f39f02SMax Shvetsov * PCS to use x9-x17 (temporary caller-saved registers) 220*2825946eSMax Shvetsov * to restore EL2 system register context. It assumes 221*2825946eSMax Shvetsov * that 'x0' is pointing to a 'el2_sys_regs' structure 22228f39f02SMax Shvetsov * from where the register context will be restored 223*2825946eSMax Shvetsov 224*2825946eSMax Shvetsov * The following registers are not restored 225*2825946eSMax Shvetsov * AMEVCNTVOFF0<n>_EL2 226*2825946eSMax Shvetsov * AMEVCNTVOFF1<n>_EL2 227*2825946eSMax Shvetsov * ICH_AP0R<n>_EL2 228*2825946eSMax Shvetsov * ICH_AP1R<n>_EL2 229*2825946eSMax Shvetsov * ICH_LR<n>_EL2 23028f39f02SMax Shvetsov * ----------------------------------------------------- 23128f39f02SMax Shvetsov */ 23228f39f02SMax Shvetsovfunc el2_sysregs_context_restore 23328f39f02SMax Shvetsov 234*2825946eSMax Shvetsov ldp x9, x10, [x0, #CTX_ACTLR_EL2] 23528f39f02SMax Shvetsov msr actlr_el2, x9 236*2825946eSMax Shvetsov msr afsr0_el2, x10 23728f39f02SMax Shvetsov 238*2825946eSMax Shvetsov ldp x11, x12, [x0, #CTX_AFSR1_EL2] 239*2825946eSMax Shvetsov msr afsr1_el2, x11 240*2825946eSMax Shvetsov msr amair_el2, x12 24128f39f02SMax Shvetsov 242*2825946eSMax Shvetsov ldp x13, x14, [x0, #CTX_CNTHCTL_EL2] 243*2825946eSMax Shvetsov msr cnthctl_el2, x13 244*2825946eSMax Shvetsov msr cnthp_ctl_el2, x14 24528f39f02SMax Shvetsov 246*2825946eSMax Shvetsov ldp x15, x16, [x0, #CTX_CNTHP_CVAL_EL2] 247*2825946eSMax Shvetsov msr cnthp_cval_el2, x15 248*2825946eSMax Shvetsov msr cnthp_tval_el2, x16 24928f39f02SMax Shvetsov 250*2825946eSMax Shvetsov ldp x17, x9, [x0, #CTX_CNTVOFF_EL2] 251*2825946eSMax Shvetsov msr cntvoff_el2, x17 25228f39f02SMax Shvetsov msr cptr_el2, x9 25328f39f02SMax Shvetsov 254*2825946eSMax Shvetsov ldp x10, x11, [x0, #CTX_DBGVCR32_EL2] 255*2825946eSMax Shvetsov msr dbgvcr32_el2, x10 256*2825946eSMax Shvetsov msr elr_el2, x11 25728f39f02SMax Shvetsov 258*2825946eSMax Shvetsov ldp x14, x15, [x0, #CTX_ESR_EL2] 259*2825946eSMax Shvetsov msr esr_el2, x14 260*2825946eSMax Shvetsov msr far_el2, x15 26128f39f02SMax Shvetsov 262*2825946eSMax Shvetsov ldp x16, x17, [x0, #CTX_FPEXC32_EL2] 263*2825946eSMax Shvetsov msr fpexc32_el2, x16 264*2825946eSMax Shvetsov msr hacr_el2, x17 26528f39f02SMax Shvetsov 266*2825946eSMax Shvetsov ldp x9, x10, [x0, #CTX_HCR_EL2] 26728f39f02SMax Shvetsov msr hcr_el2, x9 268*2825946eSMax Shvetsov msr hpfar_el2, x10 26928f39f02SMax Shvetsov 270*2825946eSMax Shvetsov ldp x11, x12, [x0, #CTX_HSTR_EL2] 271*2825946eSMax Shvetsov msr hstr_el2, x11 272*2825946eSMax Shvetsov msr ICC_SRE_EL2, x12 27328f39f02SMax Shvetsov 274*2825946eSMax Shvetsov ldp x13, x14, [x0, #CTX_ICH_HCR_EL2] 275*2825946eSMax Shvetsov msr ICH_HCR_EL2, x13 276*2825946eSMax Shvetsov msr ICH_VMCR_EL2, x14 27728f39f02SMax Shvetsov 278*2825946eSMax Shvetsov ldp x15, x16, [x0, #CTX_MAIR_EL2] 279*2825946eSMax Shvetsov msr mair_el2, x15 280*2825946eSMax Shvetsov msr mdcr_el2, x16 28128f39f02SMax Shvetsov 282*2825946eSMax Shvetsov ldp x17, x9, [x0, #CTX_PMSCR_EL2] 283*2825946eSMax Shvetsov msr PMSCR_EL2, x17 28428f39f02SMax Shvetsov msr sctlr_el2, x9 28528f39f02SMax Shvetsov 286*2825946eSMax Shvetsov ldp x10, x11, [x0, #CTX_SPSR_EL2] 287*2825946eSMax Shvetsov msr spsr_el2, x10 288*2825946eSMax Shvetsov msr sp_el2, x11 28928f39f02SMax Shvetsov 290*2825946eSMax Shvetsov ldp x12, x13, [x0, #CTX_TCR_EL2] 291*2825946eSMax Shvetsov msr tcr_el2, x12 292*2825946eSMax Shvetsov msr TRFCR_EL2, x13 29328f39f02SMax Shvetsov 294*2825946eSMax Shvetsov ldp x14, x15, [x0, #CTX_TTBR0_EL2] 295*2825946eSMax Shvetsov msr ttbr0_el2, x14 296*2825946eSMax Shvetsov msr vbar_el2, x15 29728f39f02SMax Shvetsov 298*2825946eSMax Shvetsov ldp x16, x17, [x0, #CTX_VMPIDR_EL2] 299*2825946eSMax Shvetsov msr vmpidr_el2, x16 300*2825946eSMax Shvetsov msr vpidr_el2, x17 30128f39f02SMax Shvetsov 302*2825946eSMax Shvetsov ldp x9, x10, [x0, #CTX_VTCR_EL2] 30328f39f02SMax Shvetsov msr vtcr_el2, x9 304*2825946eSMax Shvetsov msr vttbr_el2, x10 30528f39f02SMax Shvetsov 306*2825946eSMax Shvetsov#if CTX_INCLUDE_MTE_REGS 307*2825946eSMax Shvetsov ldr x11, [x0, #CTX_TFSR_EL2] 308*2825946eSMax Shvetsov msr TFSR_EL2, x11 309*2825946eSMax Shvetsov#endif 31028f39f02SMax Shvetsov 311*2825946eSMax Shvetsov#if ENABLE_MPAM_FOR_LOWER_ELS 312*2825946eSMax Shvetsov ldp x9, x10, [x0, #CTX_MPAM2_EL2] 313*2825946eSMax Shvetsov msr MPAM2_EL2, x9 314*2825946eSMax Shvetsov msr MPAMHCR_EL2, x10 315*2825946eSMax Shvetsov 316*2825946eSMax Shvetsov ldp x11, x12, [x0, #CTX_MPAMVPM0_EL2] 317*2825946eSMax Shvetsov msr MPAMVPM0_EL2, x11 318*2825946eSMax Shvetsov msr MPAMVPM1_EL2, x12 319*2825946eSMax Shvetsov 320*2825946eSMax Shvetsov ldp x13, x14, [x0, #CTX_MPAMVPM2_EL2] 321*2825946eSMax Shvetsov msr MPAMVPM2_EL2, x13 322*2825946eSMax Shvetsov msr MPAMVPM3_EL2, x14 323*2825946eSMax Shvetsov 324*2825946eSMax Shvetsov ldp x15, x16, [x0, #CTX_MPAMVPM4_EL2] 325*2825946eSMax Shvetsov msr MPAMVPM4_EL2, x15 326*2825946eSMax Shvetsov msr MPAMVPM5_EL2, x16 327*2825946eSMax Shvetsov 328*2825946eSMax Shvetsov ldp x17, x9, [x0, #CTX_MPAMVPM6_EL2] 329*2825946eSMax Shvetsov msr MPAMVPM6_EL2, x17 330*2825946eSMax Shvetsov msr MPAMVPM7_EL2, x9 331*2825946eSMax Shvetsov 332*2825946eSMax Shvetsov ldr x10, [x0, #CTX_MPAMVPMV_EL2] 333*2825946eSMax Shvetsov msr MPAMVPMV_EL2, x10 334*2825946eSMax Shvetsov#endif 335*2825946eSMax Shvetsov 336*2825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 6) 337*2825946eSMax Shvetsov ldp x11, x12, [x0, #CTX_HAFGRTR_EL2] 338*2825946eSMax Shvetsov msr HAFGRTR_EL2, x11 339*2825946eSMax Shvetsov msr HDFGRTR_EL2, x12 340*2825946eSMax Shvetsov 341*2825946eSMax Shvetsov ldp x13, x14, [x0, #CTX_HDFGWTR_EL2] 342*2825946eSMax Shvetsov msr HDFGWTR_EL2, x13 343*2825946eSMax Shvetsov msr HFGITR_EL2, x14 344*2825946eSMax Shvetsov 345*2825946eSMax Shvetsov ldp x15, x16, [x0, #CTX_HFGRTR_EL2] 346*2825946eSMax Shvetsov msr HFGRTR_EL2, x15 347*2825946eSMax Shvetsov msr HFGWTR_EL2, x16 348*2825946eSMax Shvetsov 349*2825946eSMax Shvetsov ldr x17, [x0, #CTX_CNTPOFF_EL2] 350*2825946eSMax Shvetsov msr CNTPOFF_EL2, x17 351*2825946eSMax Shvetsov#endif 352*2825946eSMax Shvetsov 353*2825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 4) 354*2825946eSMax Shvetsov ldp x9, x10, [x0, #CTX_CNTHPS_CTL_EL2] 355*2825946eSMax Shvetsov msr cnthps_ctl_el2, x9 356*2825946eSMax Shvetsov msr cnthps_cval_el2, x10 357*2825946eSMax Shvetsov 358*2825946eSMax Shvetsov ldp x11, x12, [x0, #CTX_CNTHPS_TVAL_EL2] 359*2825946eSMax Shvetsov msr cnthps_tval_el2, x11 360*2825946eSMax Shvetsov msr cnthvs_ctl_el2, x12 361*2825946eSMax Shvetsov 362*2825946eSMax Shvetsov ldp x13, x14, [x0, #CTX_CNTHVS_CVAL_EL2] 363*2825946eSMax Shvetsov msr cnthvs_cval_el2, x13 364*2825946eSMax Shvetsov msr cnthvs_tval_el2, x14 365*2825946eSMax Shvetsov 366*2825946eSMax Shvetsov ldp x15, x16, [x0, #CTX_CNTHV_CTL_EL2] 367*2825946eSMax Shvetsov msr cnthv_ctl_el2, x15 368*2825946eSMax Shvetsov msr cnthv_cval_el2, x16 369*2825946eSMax Shvetsov 370*2825946eSMax Shvetsov ldp x17, x9, [x0, #CTX_CNTHV_TVAL_EL2] 371*2825946eSMax Shvetsov msr cnthv_tval_el2, x17 372*2825946eSMax Shvetsov msr contextidr_el2, x9 373*2825946eSMax Shvetsov 374*2825946eSMax Shvetsov ldr x10, [x0, #CTX_SDER32_EL2] 375*2825946eSMax Shvetsov msr sder32_el2, x10 376*2825946eSMax Shvetsov 377*2825946eSMax Shvetsov ldr x11, [x0, #CTX_TTBR1_EL2] 378*2825946eSMax Shvetsov msr ttbr1_el2, x11 379*2825946eSMax Shvetsov 380*2825946eSMax Shvetsov ldr x12, [x0, #CTX_VDISR_EL2] 381*2825946eSMax Shvetsov msr vdisr_el2, x12 382*2825946eSMax Shvetsov 383*2825946eSMax Shvetsov ldr x13, [x0, #CTX_VNCR_EL2] 384*2825946eSMax Shvetsov msr vncr_el2, x13 385*2825946eSMax Shvetsov 386*2825946eSMax Shvetsov ldr x14, [x0, #CTX_VSESR_EL2] 387*2825946eSMax Shvetsov msr vsesr_el2, x14 388*2825946eSMax Shvetsov 389*2825946eSMax Shvetsov ldr x15, [x0, #CTX_VSTCR_EL2] 390*2825946eSMax Shvetsov msr vstcr_el2, x15 391*2825946eSMax Shvetsov 392*2825946eSMax Shvetsov ldr x16, [x0, #CTX_VSTTBR_EL2] 393*2825946eSMax Shvetsov msr vsttbr_el2, x16 394*2825946eSMax Shvetsov#endif 395*2825946eSMax Shvetsov 396*2825946eSMax Shvetsov#if ARM_ARCH_AT_LEAST(8, 5) 397*2825946eSMax Shvetsov ldr x17, [x0, #CTX_SCXTNUM_EL2] 398*2825946eSMax Shvetsov msr scxtnum_el2, x17 399*2825946eSMax Shvetsov#endif 40028f39f02SMax Shvetsov 40128f39f02SMax Shvetsov ret 40228f39f02SMax Shvetsovendfunc el2_sysregs_context_restore 40328f39f02SMax Shvetsov 40428f39f02SMax Shvetsov#endif /* CTX_INCLUDE_EL2_REGS */ 40528f39f02SMax Shvetsov 406ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 407ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use 408ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to save EL1 system 409ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a 410ed108b56SAlexei Fedorov * 'el1_sys_regs' structure where the register context will be saved. 411ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 412532ed618SSoby Mathew */ 413532ed618SSoby Mathewfunc el1_sysregs_context_save 414532ed618SSoby Mathew 415532ed618SSoby Mathew mrs x9, spsr_el1 416532ed618SSoby Mathew mrs x10, elr_el1 417532ed618SSoby Mathew stp x9, x10, [x0, #CTX_SPSR_EL1] 418532ed618SSoby Mathew 419532ed618SSoby Mathew mrs x15, sctlr_el1 420532ed618SSoby Mathew mrs x16, actlr_el1 421532ed618SSoby Mathew stp x15, x16, [x0, #CTX_SCTLR_EL1] 422532ed618SSoby Mathew 423532ed618SSoby Mathew mrs x17, cpacr_el1 424532ed618SSoby Mathew mrs x9, csselr_el1 425532ed618SSoby Mathew stp x17, x9, [x0, #CTX_CPACR_EL1] 426532ed618SSoby Mathew 427532ed618SSoby Mathew mrs x10, sp_el1 428532ed618SSoby Mathew mrs x11, esr_el1 429532ed618SSoby Mathew stp x10, x11, [x0, #CTX_SP_EL1] 430532ed618SSoby Mathew 431532ed618SSoby Mathew mrs x12, ttbr0_el1 432532ed618SSoby Mathew mrs x13, ttbr1_el1 433532ed618SSoby Mathew stp x12, x13, [x0, #CTX_TTBR0_EL1] 434532ed618SSoby Mathew 435532ed618SSoby Mathew mrs x14, mair_el1 436532ed618SSoby Mathew mrs x15, amair_el1 437532ed618SSoby Mathew stp x14, x15, [x0, #CTX_MAIR_EL1] 438532ed618SSoby Mathew 439532ed618SSoby Mathew mrs x16, tcr_el1 440532ed618SSoby Mathew mrs x17, tpidr_el1 441532ed618SSoby Mathew stp x16, x17, [x0, #CTX_TCR_EL1] 442532ed618SSoby Mathew 443532ed618SSoby Mathew mrs x9, tpidr_el0 444532ed618SSoby Mathew mrs x10, tpidrro_el0 445532ed618SSoby Mathew stp x9, x10, [x0, #CTX_TPIDR_EL0] 446532ed618SSoby Mathew 447532ed618SSoby Mathew mrs x13, par_el1 448532ed618SSoby Mathew mrs x14, far_el1 449532ed618SSoby Mathew stp x13, x14, [x0, #CTX_PAR_EL1] 450532ed618SSoby Mathew 451532ed618SSoby Mathew mrs x15, afsr0_el1 452532ed618SSoby Mathew mrs x16, afsr1_el1 453532ed618SSoby Mathew stp x15, x16, [x0, #CTX_AFSR0_EL1] 454532ed618SSoby Mathew 455532ed618SSoby Mathew mrs x17, contextidr_el1 456532ed618SSoby Mathew mrs x9, vbar_el1 457532ed618SSoby Mathew stp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] 458532ed618SSoby Mathew 459532ed618SSoby Mathew /* Save AArch32 system registers if the build has instructed so */ 460532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS 461532ed618SSoby Mathew mrs x11, spsr_abt 462532ed618SSoby Mathew mrs x12, spsr_und 463532ed618SSoby Mathew stp x11, x12, [x0, #CTX_SPSR_ABT] 464532ed618SSoby Mathew 465532ed618SSoby Mathew mrs x13, spsr_irq 466532ed618SSoby Mathew mrs x14, spsr_fiq 467532ed618SSoby Mathew stp x13, x14, [x0, #CTX_SPSR_IRQ] 468532ed618SSoby Mathew 469532ed618SSoby Mathew mrs x15, dacr32_el2 470532ed618SSoby Mathew mrs x16, ifsr32_el2 471532ed618SSoby Mathew stp x15, x16, [x0, #CTX_DACR32_EL2] 472532ed618SSoby Mathew#endif 473532ed618SSoby Mathew 474532ed618SSoby Mathew /* Save NS timer registers if the build has instructed so */ 475532ed618SSoby Mathew#if NS_TIMER_SWITCH 476532ed618SSoby Mathew mrs x10, cntp_ctl_el0 477532ed618SSoby Mathew mrs x11, cntp_cval_el0 478532ed618SSoby Mathew stp x10, x11, [x0, #CTX_CNTP_CTL_EL0] 479532ed618SSoby Mathew 480532ed618SSoby Mathew mrs x12, cntv_ctl_el0 481532ed618SSoby Mathew mrs x13, cntv_cval_el0 482532ed618SSoby Mathew stp x12, x13, [x0, #CTX_CNTV_CTL_EL0] 483532ed618SSoby Mathew 484532ed618SSoby Mathew mrs x14, cntkctl_el1 485532ed618SSoby Mathew str x14, [x0, #CTX_CNTKCTL_EL1] 486532ed618SSoby Mathew#endif 487532ed618SSoby Mathew 4889dd94382SJustin Chadwell /* Save MTE system registers if the build has instructed so */ 4899dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS 4909dd94382SJustin Chadwell mrs x15, TFSRE0_EL1 4919dd94382SJustin Chadwell mrs x16, TFSR_EL1 4929dd94382SJustin Chadwell stp x15, x16, [x0, #CTX_TFSRE0_EL1] 4939dd94382SJustin Chadwell 4949dd94382SJustin Chadwell mrs x9, RGSR_EL1 4959dd94382SJustin Chadwell mrs x10, GCR_EL1 4969dd94382SJustin Chadwell stp x9, x10, [x0, #CTX_RGSR_EL1] 4979dd94382SJustin Chadwell#endif 4989dd94382SJustin Chadwell 499532ed618SSoby Mathew ret 500532ed618SSoby Mathewendfunc el1_sysregs_context_save 501532ed618SSoby Mathew 502ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 503ed108b56SAlexei Fedorov * The following function strictly follows the AArch64 PCS to use 504ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers) to restore EL1 system 505ed108b56SAlexei Fedorov * register context. It assumes that 'x0' is pointing to a 506ed108b56SAlexei Fedorov * 'el1_sys_regs' structure from where the register context will be 507ed108b56SAlexei Fedorov * restored 508ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 509532ed618SSoby Mathew */ 510532ed618SSoby Mathewfunc el1_sysregs_context_restore 511532ed618SSoby Mathew 512532ed618SSoby Mathew ldp x9, x10, [x0, #CTX_SPSR_EL1] 513532ed618SSoby Mathew msr spsr_el1, x9 514532ed618SSoby Mathew msr elr_el1, x10 515532ed618SSoby Mathew 516532ed618SSoby Mathew ldp x15, x16, [x0, #CTX_SCTLR_EL1] 517532ed618SSoby Mathew msr sctlr_el1, x15 518532ed618SSoby Mathew msr actlr_el1, x16 519532ed618SSoby Mathew 520532ed618SSoby Mathew ldp x17, x9, [x0, #CTX_CPACR_EL1] 521532ed618SSoby Mathew msr cpacr_el1, x17 522532ed618SSoby Mathew msr csselr_el1, x9 523532ed618SSoby Mathew 524532ed618SSoby Mathew ldp x10, x11, [x0, #CTX_SP_EL1] 525532ed618SSoby Mathew msr sp_el1, x10 526532ed618SSoby Mathew msr esr_el1, x11 527532ed618SSoby Mathew 528532ed618SSoby Mathew ldp x12, x13, [x0, #CTX_TTBR0_EL1] 529532ed618SSoby Mathew msr ttbr0_el1, x12 530532ed618SSoby Mathew msr ttbr1_el1, x13 531532ed618SSoby Mathew 532532ed618SSoby Mathew ldp x14, x15, [x0, #CTX_MAIR_EL1] 533532ed618SSoby Mathew msr mair_el1, x14 534532ed618SSoby Mathew msr amair_el1, x15 535532ed618SSoby Mathew 536532ed618SSoby Mathew ldp x16, x17, [x0, #CTX_TCR_EL1] 537532ed618SSoby Mathew msr tcr_el1, x16 538532ed618SSoby Mathew msr tpidr_el1, x17 539532ed618SSoby Mathew 540532ed618SSoby Mathew ldp x9, x10, [x0, #CTX_TPIDR_EL0] 541532ed618SSoby Mathew msr tpidr_el0, x9 542532ed618SSoby Mathew msr tpidrro_el0, x10 543532ed618SSoby Mathew 544532ed618SSoby Mathew ldp x13, x14, [x0, #CTX_PAR_EL1] 545532ed618SSoby Mathew msr par_el1, x13 546532ed618SSoby Mathew msr far_el1, x14 547532ed618SSoby Mathew 548532ed618SSoby Mathew ldp x15, x16, [x0, #CTX_AFSR0_EL1] 549532ed618SSoby Mathew msr afsr0_el1, x15 550532ed618SSoby Mathew msr afsr1_el1, x16 551532ed618SSoby Mathew 552532ed618SSoby Mathew ldp x17, x9, [x0, #CTX_CONTEXTIDR_EL1] 553532ed618SSoby Mathew msr contextidr_el1, x17 554532ed618SSoby Mathew msr vbar_el1, x9 555532ed618SSoby Mathew 556532ed618SSoby Mathew /* Restore AArch32 system registers if the build has instructed so */ 557532ed618SSoby Mathew#if CTX_INCLUDE_AARCH32_REGS 558532ed618SSoby Mathew ldp x11, x12, [x0, #CTX_SPSR_ABT] 559532ed618SSoby Mathew msr spsr_abt, x11 560532ed618SSoby Mathew msr spsr_und, x12 561532ed618SSoby Mathew 562532ed618SSoby Mathew ldp x13, x14, [x0, #CTX_SPSR_IRQ] 563532ed618SSoby Mathew msr spsr_irq, x13 564532ed618SSoby Mathew msr spsr_fiq, x14 565532ed618SSoby Mathew 566532ed618SSoby Mathew ldp x15, x16, [x0, #CTX_DACR32_EL2] 567532ed618SSoby Mathew msr dacr32_el2, x15 568532ed618SSoby Mathew msr ifsr32_el2, x16 569532ed618SSoby Mathew#endif 570532ed618SSoby Mathew /* Restore NS timer registers if the build has instructed so */ 571532ed618SSoby Mathew#if NS_TIMER_SWITCH 572532ed618SSoby Mathew ldp x10, x11, [x0, #CTX_CNTP_CTL_EL0] 573532ed618SSoby Mathew msr cntp_ctl_el0, x10 574532ed618SSoby Mathew msr cntp_cval_el0, x11 575532ed618SSoby Mathew 576532ed618SSoby Mathew ldp x12, x13, [x0, #CTX_CNTV_CTL_EL0] 577532ed618SSoby Mathew msr cntv_ctl_el0, x12 578532ed618SSoby Mathew msr cntv_cval_el0, x13 579532ed618SSoby Mathew 580532ed618SSoby Mathew ldr x14, [x0, #CTX_CNTKCTL_EL1] 581532ed618SSoby Mathew msr cntkctl_el1, x14 582532ed618SSoby Mathew#endif 5839dd94382SJustin Chadwell /* Restore MTE system registers if the build has instructed so */ 5849dd94382SJustin Chadwell#if CTX_INCLUDE_MTE_REGS 5859dd94382SJustin Chadwell ldp x11, x12, [x0, #CTX_TFSRE0_EL1] 5869dd94382SJustin Chadwell msr TFSRE0_EL1, x11 5879dd94382SJustin Chadwell msr TFSR_EL1, x12 5889dd94382SJustin Chadwell 5899dd94382SJustin Chadwell ldp x13, x14, [x0, #CTX_RGSR_EL1] 5909dd94382SJustin Chadwell msr RGSR_EL1, x13 5919dd94382SJustin Chadwell msr GCR_EL1, x14 5929dd94382SJustin Chadwell#endif 593532ed618SSoby Mathew 594532ed618SSoby Mathew /* No explict ISB required here as ERET covers it */ 595532ed618SSoby Mathew ret 596532ed618SSoby Mathewendfunc el1_sysregs_context_restore 597532ed618SSoby Mathew 598ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 599ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use 600ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers according to AArch64 PCS) 601ed108b56SAlexei Fedorov * to save floating point register context. It assumes that 'x0' is 602ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure where the register context will 603532ed618SSoby Mathew * be saved. 604532ed618SSoby Mathew * 605ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set. 606ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in 607ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared. 608532ed618SSoby Mathew * 609532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world 610ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 611532ed618SSoby Mathew */ 612532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS 613532ed618SSoby Mathewfunc fpregs_context_save 614532ed618SSoby Mathew stp q0, q1, [x0, #CTX_FP_Q0] 615532ed618SSoby Mathew stp q2, q3, [x0, #CTX_FP_Q2] 616532ed618SSoby Mathew stp q4, q5, [x0, #CTX_FP_Q4] 617532ed618SSoby Mathew stp q6, q7, [x0, #CTX_FP_Q6] 618532ed618SSoby Mathew stp q8, q9, [x0, #CTX_FP_Q8] 619532ed618SSoby Mathew stp q10, q11, [x0, #CTX_FP_Q10] 620532ed618SSoby Mathew stp q12, q13, [x0, #CTX_FP_Q12] 621532ed618SSoby Mathew stp q14, q15, [x0, #CTX_FP_Q14] 622532ed618SSoby Mathew stp q16, q17, [x0, #CTX_FP_Q16] 623532ed618SSoby Mathew stp q18, q19, [x0, #CTX_FP_Q18] 624532ed618SSoby Mathew stp q20, q21, [x0, #CTX_FP_Q20] 625532ed618SSoby Mathew stp q22, q23, [x0, #CTX_FP_Q22] 626532ed618SSoby Mathew stp q24, q25, [x0, #CTX_FP_Q24] 627532ed618SSoby Mathew stp q26, q27, [x0, #CTX_FP_Q26] 628532ed618SSoby Mathew stp q28, q29, [x0, #CTX_FP_Q28] 629532ed618SSoby Mathew stp q30, q31, [x0, #CTX_FP_Q30] 630532ed618SSoby Mathew 631532ed618SSoby Mathew mrs x9, fpsr 632532ed618SSoby Mathew str x9, [x0, #CTX_FP_FPSR] 633532ed618SSoby Mathew 634532ed618SSoby Mathew mrs x10, fpcr 635532ed618SSoby Mathew str x10, [x0, #CTX_FP_FPCR] 636532ed618SSoby Mathew 63791089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS 63891089f36SDavid Cunado mrs x11, fpexc32_el2 63991089f36SDavid Cunado str x11, [x0, #CTX_FP_FPEXC32_EL2] 64091089f36SDavid Cunado#endif 641532ed618SSoby Mathew ret 642532ed618SSoby Mathewendfunc fpregs_context_save 643532ed618SSoby Mathew 644ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 645ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use x9-x17 646ed108b56SAlexei Fedorov * (temporary caller-saved registers according to AArch64 PCS) to 647ed108b56SAlexei Fedorov * restore floating point register context. It assumes that 'x0' is 648ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure from where the register context 649532ed618SSoby Mathew * will be restored. 650532ed618SSoby Mathew * 651ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set. 652ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in 653ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared. 654532ed618SSoby Mathew * 655532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world 656ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 657532ed618SSoby Mathew */ 658532ed618SSoby Mathewfunc fpregs_context_restore 659532ed618SSoby Mathew ldp q0, q1, [x0, #CTX_FP_Q0] 660532ed618SSoby Mathew ldp q2, q3, [x0, #CTX_FP_Q2] 661532ed618SSoby Mathew ldp q4, q5, [x0, #CTX_FP_Q4] 662532ed618SSoby Mathew ldp q6, q7, [x0, #CTX_FP_Q6] 663532ed618SSoby Mathew ldp q8, q9, [x0, #CTX_FP_Q8] 664532ed618SSoby Mathew ldp q10, q11, [x0, #CTX_FP_Q10] 665532ed618SSoby Mathew ldp q12, q13, [x0, #CTX_FP_Q12] 666532ed618SSoby Mathew ldp q14, q15, [x0, #CTX_FP_Q14] 667532ed618SSoby Mathew ldp q16, q17, [x0, #CTX_FP_Q16] 668532ed618SSoby Mathew ldp q18, q19, [x0, #CTX_FP_Q18] 669532ed618SSoby Mathew ldp q20, q21, [x0, #CTX_FP_Q20] 670532ed618SSoby Mathew ldp q22, q23, [x0, #CTX_FP_Q22] 671532ed618SSoby Mathew ldp q24, q25, [x0, #CTX_FP_Q24] 672532ed618SSoby Mathew ldp q26, q27, [x0, #CTX_FP_Q26] 673532ed618SSoby Mathew ldp q28, q29, [x0, #CTX_FP_Q28] 674532ed618SSoby Mathew ldp q30, q31, [x0, #CTX_FP_Q30] 675532ed618SSoby Mathew 676532ed618SSoby Mathew ldr x9, [x0, #CTX_FP_FPSR] 677532ed618SSoby Mathew msr fpsr, x9 678532ed618SSoby Mathew 679532ed618SSoby Mathew ldr x10, [x0, #CTX_FP_FPCR] 680532ed618SSoby Mathew msr fpcr, x10 681532ed618SSoby Mathew 68291089f36SDavid Cunado#if CTX_INCLUDE_AARCH32_REGS 68391089f36SDavid Cunado ldr x11, [x0, #CTX_FP_FPEXC32_EL2] 68491089f36SDavid Cunado msr fpexc32_el2, x11 68591089f36SDavid Cunado#endif 686532ed618SSoby Mathew /* 687532ed618SSoby Mathew * No explict ISB required here as ERET to 688532ed618SSoby Mathew * switch to secure EL1 or non-secure world 689532ed618SSoby Mathew * covers it 690532ed618SSoby Mathew */ 691532ed618SSoby Mathew 692532ed618SSoby Mathew ret 693532ed618SSoby Mathewendfunc fpregs_context_restore 694532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */ 695532ed618SSoby Mathew 696ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 697ed108b56SAlexei Fedorov * The following function is used to save and restore all the general 698ed108b56SAlexei Fedorov * purpose and ARMv8.3-PAuth (if enabled) registers. 699ed108b56SAlexei Fedorov * It also checks if Secure Cycle Counter is not disabled in MDCR_EL3 700ed108b56SAlexei Fedorov * when ARMv8.5-PMU is implemented, and if called from Non-secure 701ed108b56SAlexei Fedorov * state saves PMCR_EL0 and disables Cycle Counter. 702ed108b56SAlexei Fedorov * 703ed108b56SAlexei Fedorov * Ideally we would only save and restore the callee saved registers 704ed108b56SAlexei Fedorov * when a world switch occurs but that type of implementation is more 705ed108b56SAlexei Fedorov * complex. So currently we will always save and restore these 706ed108b56SAlexei Fedorov * registers on entry and exit of EL3. 707ed108b56SAlexei Fedorov * These are not macros to ensure their invocation fits within the 32 708ed108b56SAlexei Fedorov * instructions per exception vector. 709532ed618SSoby Mathew * clobbers: x18 710ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 711532ed618SSoby Mathew */ 712ed108b56SAlexei Fedorovfunc save_gp_pmcr_pauth_regs 713532ed618SSoby Mathew stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 714532ed618SSoby Mathew stp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 715532ed618SSoby Mathew stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 716532ed618SSoby Mathew stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 717532ed618SSoby Mathew stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 718532ed618SSoby Mathew stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 719532ed618SSoby Mathew stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 720532ed618SSoby Mathew stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 721532ed618SSoby Mathew stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 722532ed618SSoby Mathew stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 723532ed618SSoby Mathew stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] 724532ed618SSoby Mathew stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] 725532ed618SSoby Mathew stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] 726532ed618SSoby Mathew stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] 727532ed618SSoby Mathew stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] 728532ed618SSoby Mathew mrs x18, sp_el0 729532ed618SSoby Mathew str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] 730532ed618SSoby Mathew 731ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 732ed108b56SAlexei Fedorov * Check if earlier initialization MDCR_EL3.SCCD to 1 failed, 733ed108b56SAlexei Fedorov * meaning that ARMv8-PMU is not implemented and PMCR_EL0 734ed108b56SAlexei Fedorov * should be saved in non-secure context. 735ed108b56SAlexei Fedorov * ---------------------------------------------------------- 736ef653d93SJeenu Viswambharan */ 737ed108b56SAlexei Fedorov mrs x9, mdcr_el3 738ed108b56SAlexei Fedorov tst x9, #MDCR_SCCD_BIT 739ed108b56SAlexei Fedorov bne 1f 740ed108b56SAlexei Fedorov 741ed108b56SAlexei Fedorov /* Secure Cycle Counter is not disabled */ 742ed108b56SAlexei Fedorov mrs x9, pmcr_el0 743ed108b56SAlexei Fedorov 744ed108b56SAlexei Fedorov /* Check caller's security state */ 745ed108b56SAlexei Fedorov mrs x10, scr_el3 746ed108b56SAlexei Fedorov tst x10, #SCR_NS_BIT 747ed108b56SAlexei Fedorov beq 2f 748ed108b56SAlexei Fedorov 749ed108b56SAlexei Fedorov /* Save PMCR_EL0 if called from Non-secure state */ 750ed108b56SAlexei Fedorov str x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] 751ed108b56SAlexei Fedorov 752ed108b56SAlexei Fedorov /* Disable cycle counter when event counting is prohibited */ 753ed108b56SAlexei Fedorov2: orr x9, x9, #PMCR_EL0_DP_BIT 754ed108b56SAlexei Fedorov msr pmcr_el0, x9 755ed108b56SAlexei Fedorov isb 756ed108b56SAlexei Fedorov1: 757ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS 758ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 759ed108b56SAlexei Fedorov * Save the ARMv8.3-PAuth keys as they are not banked 760ed108b56SAlexei Fedorov * by exception level 761ed108b56SAlexei Fedorov * ---------------------------------------------------------- 762ed108b56SAlexei Fedorov */ 763ed108b56SAlexei Fedorov add x19, sp, #CTX_PAUTH_REGS_OFFSET 764ed108b56SAlexei Fedorov 765ed108b56SAlexei Fedorov mrs x20, APIAKeyLo_EL1 /* x21:x20 = APIAKey */ 766ed108b56SAlexei Fedorov mrs x21, APIAKeyHi_EL1 767ed108b56SAlexei Fedorov mrs x22, APIBKeyLo_EL1 /* x23:x22 = APIBKey */ 768ed108b56SAlexei Fedorov mrs x23, APIBKeyHi_EL1 769ed108b56SAlexei Fedorov mrs x24, APDAKeyLo_EL1 /* x25:x24 = APDAKey */ 770ed108b56SAlexei Fedorov mrs x25, APDAKeyHi_EL1 771ed108b56SAlexei Fedorov mrs x26, APDBKeyLo_EL1 /* x27:x26 = APDBKey */ 772ed108b56SAlexei Fedorov mrs x27, APDBKeyHi_EL1 773ed108b56SAlexei Fedorov mrs x28, APGAKeyLo_EL1 /* x29:x28 = APGAKey */ 774ed108b56SAlexei Fedorov mrs x29, APGAKeyHi_EL1 775ed108b56SAlexei Fedorov 776ed108b56SAlexei Fedorov stp x20, x21, [x19, #CTX_PACIAKEY_LO] 777ed108b56SAlexei Fedorov stp x22, x23, [x19, #CTX_PACIBKEY_LO] 778ed108b56SAlexei Fedorov stp x24, x25, [x19, #CTX_PACDAKEY_LO] 779ed108b56SAlexei Fedorov stp x26, x27, [x19, #CTX_PACDBKEY_LO] 780ed108b56SAlexei Fedorov stp x28, x29, [x19, #CTX_PACGAKEY_LO] 781ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */ 782ed108b56SAlexei Fedorov 783ed108b56SAlexei Fedorov ret 784ed108b56SAlexei Fedorovendfunc save_gp_pmcr_pauth_regs 785ed108b56SAlexei Fedorov 786ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 787ed108b56SAlexei Fedorov * This function restores ARMv8.3-PAuth (if enabled) and all general 788ed108b56SAlexei Fedorov * purpose registers except x30 from the CPU context. 789ed108b56SAlexei Fedorov * x30 register must be explicitly restored by the caller. 790ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 791ed108b56SAlexei Fedorov */ 792ed108b56SAlexei Fedorovfunc restore_gp_pmcr_pauth_regs 793ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS 794ed108b56SAlexei Fedorov /* Restore the ARMv8.3 PAuth keys */ 795ed108b56SAlexei Fedorov add x10, sp, #CTX_PAUTH_REGS_OFFSET 796ed108b56SAlexei Fedorov 797ed108b56SAlexei Fedorov ldp x0, x1, [x10, #CTX_PACIAKEY_LO] /* x1:x0 = APIAKey */ 798ed108b56SAlexei Fedorov ldp x2, x3, [x10, #CTX_PACIBKEY_LO] /* x3:x2 = APIBKey */ 799ed108b56SAlexei Fedorov ldp x4, x5, [x10, #CTX_PACDAKEY_LO] /* x5:x4 = APDAKey */ 800ed108b56SAlexei Fedorov ldp x6, x7, [x10, #CTX_PACDBKEY_LO] /* x7:x6 = APDBKey */ 801ed108b56SAlexei Fedorov ldp x8, x9, [x10, #CTX_PACGAKEY_LO] /* x9:x8 = APGAKey */ 802ed108b56SAlexei Fedorov 803ed108b56SAlexei Fedorov msr APIAKeyLo_EL1, x0 804ed108b56SAlexei Fedorov msr APIAKeyHi_EL1, x1 805ed108b56SAlexei Fedorov msr APIBKeyLo_EL1, x2 806ed108b56SAlexei Fedorov msr APIBKeyHi_EL1, x3 807ed108b56SAlexei Fedorov msr APDAKeyLo_EL1, x4 808ed108b56SAlexei Fedorov msr APDAKeyHi_EL1, x5 809ed108b56SAlexei Fedorov msr APDBKeyLo_EL1, x6 810ed108b56SAlexei Fedorov msr APDBKeyHi_EL1, x7 811ed108b56SAlexei Fedorov msr APGAKeyLo_EL1, x8 812ed108b56SAlexei Fedorov msr APGAKeyHi_EL1, x9 813ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */ 814ed108b56SAlexei Fedorov 815ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 816ed108b56SAlexei Fedorov * Restore PMCR_EL0 when returning to Non-secure state if 817ed108b56SAlexei Fedorov * Secure Cycle Counter is not disabled in MDCR_EL3 when 818ed108b56SAlexei Fedorov * ARMv8.5-PMU is implemented. 819ed108b56SAlexei Fedorov * ---------------------------------------------------------- 820ed108b56SAlexei Fedorov */ 821ed108b56SAlexei Fedorov mrs x0, scr_el3 822ed108b56SAlexei Fedorov tst x0, #SCR_NS_BIT 823ed108b56SAlexei Fedorov beq 2f 824ed108b56SAlexei Fedorov 825ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 826ed108b56SAlexei Fedorov * Back to Non-secure state. 827ed108b56SAlexei Fedorov * Check if earlier initialization MDCR_EL3.SCCD to 1 failed, 828ed108b56SAlexei Fedorov * meaning that ARMv8-PMU is not implemented and PMCR_EL0 829ed108b56SAlexei Fedorov * should be restored from non-secure context. 830ed108b56SAlexei Fedorov * ---------------------------------------------------------- 831ed108b56SAlexei Fedorov */ 832ed108b56SAlexei Fedorov mrs x0, mdcr_el3 833ed108b56SAlexei Fedorov tst x0, #MDCR_SCCD_BIT 834ed108b56SAlexei Fedorov bne 2f 835ed108b56SAlexei Fedorov ldr x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] 836ed108b56SAlexei Fedorov msr pmcr_el0, x0 837ed108b56SAlexei Fedorov2: 838532ed618SSoby Mathew ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 839532ed618SSoby Mathew ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 840532ed618SSoby Mathew ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 841532ed618SSoby Mathew ldp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 842532ed618SSoby Mathew ldp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 843532ed618SSoby Mathew ldp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 844532ed618SSoby Mathew ldp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 845532ed618SSoby Mathew ldp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 846ef653d93SJeenu Viswambharan ldp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 847532ed618SSoby Mathew ldp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 848532ed618SSoby Mathew ldp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] 849532ed618SSoby Mathew ldp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] 850532ed618SSoby Mathew ldp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] 851532ed618SSoby Mathew ldp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] 852ef653d93SJeenu Viswambharan ldr x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] 853ef653d93SJeenu Viswambharan msr sp_el0, x28 854532ed618SSoby Mathew ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] 855ef653d93SJeenu Viswambharan ret 856ed108b56SAlexei Fedorovendfunc restore_gp_pmcr_pauth_regs 857ef653d93SJeenu Viswambharan 858ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 859ed108b56SAlexei Fedorov * This routine assumes that the SP_EL3 is pointing to a valid 860ed108b56SAlexei Fedorov * context structure from where the gp regs and other special 861ed108b56SAlexei Fedorov * registers can be retrieved. 862ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 863532ed618SSoby Mathew */ 864532ed618SSoby Mathewfunc el3_exit 865bb9549baSJan Dabros#if ENABLE_ASSERTIONS 866bb9549baSJan Dabros /* el3_exit assumes SP_EL0 on entry */ 867bb9549baSJan Dabros mrs x17, spsel 868bb9549baSJan Dabros cmp x17, #MODE_SP_EL0 869bb9549baSJan Dabros ASM_ASSERT(eq) 870bb9549baSJan Dabros#endif 871bb9549baSJan Dabros 872ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 873ed108b56SAlexei Fedorov * Save the current SP_EL0 i.e. the EL3 runtime stack which 874ed108b56SAlexei Fedorov * will be used for handling the next SMC. 875ed108b56SAlexei Fedorov * Then switch to SP_EL3. 876ed108b56SAlexei Fedorov * ---------------------------------------------------------- 877532ed618SSoby Mathew */ 878532ed618SSoby Mathew mov x17, sp 879ed108b56SAlexei Fedorov msr spsel, #MODE_SP_ELX 880532ed618SSoby Mathew str x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 881532ed618SSoby Mathew 882ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 883532ed618SSoby Mathew * Restore SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET 884ed108b56SAlexei Fedorov * ---------------------------------------------------------- 885532ed618SSoby Mathew */ 886532ed618SSoby Mathew ldr x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 887532ed618SSoby Mathew ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 888532ed618SSoby Mathew msr scr_el3, x18 889532ed618SSoby Mathew msr spsr_el3, x16 890532ed618SSoby Mathew msr elr_el3, x17 891532ed618SSoby Mathew 892fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 893ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 894ed108b56SAlexei Fedorov * Restore mitigation state as it was on entry to EL3 895ed108b56SAlexei Fedorov * ---------------------------------------------------------- 896ed108b56SAlexei Fedorov */ 897fe007b2eSDimitris Papastamos ldr x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE] 898ed108b56SAlexei Fedorov cbz x17, 1f 899fe007b2eSDimitris Papastamos blr x17 9004d1ccf0eSAntonio Nino Diaz1: 901fe007b2eSDimitris Papastamos#endif 902ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 903ed108b56SAlexei Fedorov * Restore general purpose (including x30), PMCR_EL0 and 904ed108b56SAlexei Fedorov * ARMv8.3-PAuth registers. 905ed108b56SAlexei Fedorov * Exit EL3 via ERET to a lower exception level. 906ed108b56SAlexei Fedorov * ---------------------------------------------------------- 907ed108b56SAlexei Fedorov */ 908ed108b56SAlexei Fedorov bl restore_gp_pmcr_pauth_regs 909ed108b56SAlexei Fedorov ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 910fe007b2eSDimitris Papastamos 911ed108b56SAlexei Fedorov#if IMAGE_BL31 && RAS_EXTENSION 912ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 913ed108b56SAlexei Fedorov * Issue Error Synchronization Barrier to synchronize SErrors 914ed108b56SAlexei Fedorov * before exiting EL3. We're running with EAs unmasked, so 915ed108b56SAlexei Fedorov * any synchronized errors would be taken immediately; 916ed108b56SAlexei Fedorov * therefore no need to inspect DISR_EL1 register. 917ed108b56SAlexei Fedorov * ---------------------------------------------------------- 918ed108b56SAlexei Fedorov */ 919ed108b56SAlexei Fedorov esb 9205283962eSAntonio Nino Diaz#endif 921f461fe34SAnthony Steinhauser exception_return 9225283962eSAntonio Nino Diaz 923532ed618SSoby Mathewendfunc el3_exit 924