1532ed618SSoby Mathew/* 20a580b51SBoyan Karatotev * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved. 3532ed618SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5532ed618SSoby Mathew */ 6532ed618SSoby Mathew 7532ed618SSoby Mathew#include <arch.h> 8532ed618SSoby Mathew#include <asm_macros.S> 9bb9549baSJan Dabros#include <assert_macros.S> 10532ed618SSoby Mathew#include <context.h> 113b8456bdSManish V Badarkhe#include <el3_common_macros.S> 12*98859b99SSammit Joshi#include <lib/el3_runtime/cpu_data.h> 13*98859b99SSammit Joshi#include <lib/per_cpu/per_cpu_macros.S> 146d5319afSMadhukar Pappireddy#include <platform_def.h> 15532ed618SSoby Mathew 16532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS 17532ed618SSoby Mathew .global fpregs_context_save 18532ed618SSoby Mathew .global fpregs_context_restore 190ce220afSJayanth Dodderi Chidanand#endif /* CTX_INCLUDE_FPREGS */ 2059b7c0a0SJayanth Dodderi Chidanand 216d5319afSMadhukar Pappireddy#if CTX_INCLUDE_SVE_REGS 226d5319afSMadhukar Pappireddy .global sve_context_save 236d5319afSMadhukar Pappireddy .global sve_context_restore 246d5319afSMadhukar Pappireddy#endif /* CTX_INCLUDE_SVE_REGS */ 256d5319afSMadhukar Pappireddy 2659b7c0a0SJayanth Dodderi Chidanand#if ERRATA_SPECULATIVE_AT 2759b7c0a0SJayanth Dodderi Chidanand .global save_and_update_ptw_el1_sys_regs 2859b7c0a0SJayanth Dodderi Chidanand#endif /* ERRATA_SPECULATIVE_AT */ 2959b7c0a0SJayanth Dodderi Chidanand 3097215e0fSDaniel Boulby .global prepare_el3_entry 31ed108b56SAlexei Fedorov .global restore_gp_pmcr_pauth_regs 32532ed618SSoby Mathew .global el3_exit 33532ed618SSoby Mathew 346d5319afSMadhukar Pappireddy/* Following macros will be used if any of CTX_INCLUDE_FPREGS or CTX_INCLUDE_SVE_REGS is enabled */ 356d5319afSMadhukar Pappireddy#if CTX_INCLUDE_FPREGS || CTX_INCLUDE_SVE_REGS 366d5319afSMadhukar Pappireddy.macro fpregs_state_save base:req hold:req 376d5319afSMadhukar Pappireddy mrs \hold, fpsr 386d5319afSMadhukar Pappireddy str \hold, [\base, #CTX_SIMD_FPSR] 396d5319afSMadhukar Pappireddy 406d5319afSMadhukar Pappireddy mrs \hold, fpcr 416d5319afSMadhukar Pappireddy str \hold, [\base, #CTX_SIMD_FPCR] 426d5319afSMadhukar Pappireddy 436d5319afSMadhukar Pappireddy#if CTX_INCLUDE_AARCH32_REGS && CTX_INCLUDE_FPREGS 446d5319afSMadhukar Pappireddy mrs \hold, fpexc32_el2 456d5319afSMadhukar Pappireddy str \hold, [\base, #CTX_SIMD_FPEXC32] 466d5319afSMadhukar Pappireddy#endif 476d5319afSMadhukar Pappireddy.endm 486d5319afSMadhukar Pappireddy 496d5319afSMadhukar Pappireddy.macro fpregs_state_restore base:req hold:req 506d5319afSMadhukar Pappireddy ldr \hold, [\base, #CTX_SIMD_FPSR] 516d5319afSMadhukar Pappireddy msr fpsr, \hold 526d5319afSMadhukar Pappireddy 536d5319afSMadhukar Pappireddy ldr \hold, [\base, #CTX_SIMD_FPCR] 546d5319afSMadhukar Pappireddy msr fpcr, \hold 556d5319afSMadhukar Pappireddy 566d5319afSMadhukar Pappireddy#if CTX_INCLUDE_AARCH32_REGS && CTX_INCLUDE_FPREGS 576d5319afSMadhukar Pappireddy ldr \hold, [\base, #CTX_SIMD_FPEXC32] 586d5319afSMadhukar Pappireddy msr fpexc32_el2, \hold 596d5319afSMadhukar Pappireddy#endif 606d5319afSMadhukar Pappireddy.endm 616d5319afSMadhukar Pappireddy 626d5319afSMadhukar Pappireddy#endif /* CTX_INCLUDE_FPREGS || CTX_INCLUDE_SVE_REGS */ 636d5319afSMadhukar Pappireddy 64ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 65ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use 66ed108b56SAlexei Fedorov * x9-x17 (temporary caller-saved registers according to AArch64 PCS) 67ed108b56SAlexei Fedorov * to save floating point register context. It assumes that 'x0' is 68ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure where the register context will 69532ed618SSoby Mathew * be saved. 70532ed618SSoby Mathew * 71ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set. 72ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in 73ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared. 74532ed618SSoby Mathew * 75532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world 76ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 77532ed618SSoby Mathew */ 78532ed618SSoby Mathew#if CTX_INCLUDE_FPREGS 79532ed618SSoby Mathewfunc fpregs_context_save 805141de14SPer Larsen.arch_extension fp 815141de14SPer Larsen /* Temporarily enable floating point */ 825141de14SPer Larsen 8309ada2f8SAndrei Homescu /* Save x0 and pass its original value to fpregs_state_save */ 8409ada2f8SAndrei Homescu mov x1, x0 8509ada2f8SAndrei Homescu 866d5319afSMadhukar Pappireddy stp q0, q1, [x0], #32 876d5319afSMadhukar Pappireddy stp q2, q3, [x0], #32 886d5319afSMadhukar Pappireddy stp q4, q5, [x0], #32 896d5319afSMadhukar Pappireddy stp q6, q7, [x0], #32 906d5319afSMadhukar Pappireddy stp q8, q9, [x0], #32 916d5319afSMadhukar Pappireddy stp q10, q11, [x0], #32 926d5319afSMadhukar Pappireddy stp q12, q13, [x0], #32 936d5319afSMadhukar Pappireddy stp q14, q15, [x0], #32 946d5319afSMadhukar Pappireddy stp q16, q17, [x0], #32 956d5319afSMadhukar Pappireddy stp q18, q19, [x0], #32 966d5319afSMadhukar Pappireddy stp q20, q21, [x0], #32 976d5319afSMadhukar Pappireddy stp q22, q23, [x0], #32 986d5319afSMadhukar Pappireddy stp q24, q25, [x0], #32 996d5319afSMadhukar Pappireddy stp q26, q27, [x0], #32 1006d5319afSMadhukar Pappireddy stp q28, q29, [x0], #32 1016d5319afSMadhukar Pappireddy stp q30, q31, [x0], #32 102532ed618SSoby Mathew 10309ada2f8SAndrei Homescu fpregs_state_save x1, x9 104532ed618SSoby Mathew 1055141de14SPer Larsen.arch_extension nofp 106532ed618SSoby Mathew ret 107532ed618SSoby Mathewendfunc fpregs_context_save 108532ed618SSoby Mathew 109ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 110ed108b56SAlexei Fedorov * The following function follows the aapcs_64 strictly to use x9-x17 111ed108b56SAlexei Fedorov * (temporary caller-saved registers according to AArch64 PCS) to 112ed108b56SAlexei Fedorov * restore floating point register context. It assumes that 'x0' is 113ed108b56SAlexei Fedorov * pointing to a 'fp_regs' structure from where the register context 114532ed618SSoby Mathew * will be restored. 115532ed618SSoby Mathew * 116ed108b56SAlexei Fedorov * Access to VFP registers will trap if CPTR_EL3.TFP is set. 117ed108b56SAlexei Fedorov * However currently we don't use VFP registers nor set traps in 118ed108b56SAlexei Fedorov * Trusted Firmware, and assume it's cleared. 119532ed618SSoby Mathew * 120532ed618SSoby Mathew * TODO: Revisit when VFP is used in secure world 121ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 122532ed618SSoby Mathew */ 123532ed618SSoby Mathewfunc fpregs_context_restore 1245141de14SPer Larsen.arch_extension fp 1255141de14SPer Larsen /* Temporarily enable floating point */ 1265141de14SPer Larsen 12709ada2f8SAndrei Homescu /* Save x0 and pass its original value to fpregs_state_restore */ 12809ada2f8SAndrei Homescu mov x1, x0 12909ada2f8SAndrei Homescu 1306d5319afSMadhukar Pappireddy ldp q0, q1, [x0], #32 1316d5319afSMadhukar Pappireddy ldp q2, q3, [x0], #32 1326d5319afSMadhukar Pappireddy ldp q4, q5, [x0], #32 1336d5319afSMadhukar Pappireddy ldp q6, q7, [x0], #32 1346d5319afSMadhukar Pappireddy ldp q8, q9, [x0], #32 1356d5319afSMadhukar Pappireddy ldp q10, q11, [x0], #32 1366d5319afSMadhukar Pappireddy ldp q12, q13, [x0], #32 1376d5319afSMadhukar Pappireddy ldp q14, q15, [x0], #32 1386d5319afSMadhukar Pappireddy ldp q16, q17, [x0], #32 1396d5319afSMadhukar Pappireddy ldp q18, q19, [x0], #32 1406d5319afSMadhukar Pappireddy ldp q20, q21, [x0], #32 1416d5319afSMadhukar Pappireddy ldp q22, q23, [x0], #32 1426d5319afSMadhukar Pappireddy ldp q24, q25, [x0], #32 1436d5319afSMadhukar Pappireddy ldp q26, q27, [x0], #32 1446d5319afSMadhukar Pappireddy ldp q28, q29, [x0], #32 1456d5319afSMadhukar Pappireddy ldp q30, q31, [x0], #32 146532ed618SSoby Mathew 14709ada2f8SAndrei Homescu fpregs_state_restore x1, x9 148532ed618SSoby Mathew 1495141de14SPer Larsen.arch_extension nofp 150532ed618SSoby Mathew ret 151532ed618SSoby Mathewendfunc fpregs_context_restore 152532ed618SSoby Mathew#endif /* CTX_INCLUDE_FPREGS */ 153532ed618SSoby Mathew 1546d5319afSMadhukar Pappireddy#if CTX_INCLUDE_SVE_REGS 1556d5319afSMadhukar Pappireddy/* 1566d5319afSMadhukar Pappireddy * Helper macros for SVE predicates save/restore operations. 1576d5319afSMadhukar Pappireddy */ 1586d5319afSMadhukar Pappireddy.macro sve_predicate_op op:req reg:req 1596d5319afSMadhukar Pappireddy \op p0, [\reg, #0, MUL VL] 1606d5319afSMadhukar Pappireddy \op p1, [\reg, #1, MUL VL] 1616d5319afSMadhukar Pappireddy \op p2, [\reg, #2, MUL VL] 1626d5319afSMadhukar Pappireddy \op p3, [\reg, #3, MUL VL] 1636d5319afSMadhukar Pappireddy \op p4, [\reg, #4, MUL VL] 1646d5319afSMadhukar Pappireddy \op p5, [\reg, #5, MUL VL] 1656d5319afSMadhukar Pappireddy \op p6, [\reg, #6, MUL VL] 1666d5319afSMadhukar Pappireddy \op p7, [\reg, #7, MUL VL] 1676d5319afSMadhukar Pappireddy \op p8, [\reg, #8, MUL VL] 1686d5319afSMadhukar Pappireddy \op p9, [\reg, #9, MUL VL] 1696d5319afSMadhukar Pappireddy \op p10, [\reg, #10, MUL VL] 1706d5319afSMadhukar Pappireddy \op p11, [\reg, #11, MUL VL] 1716d5319afSMadhukar Pappireddy \op p12, [\reg, #12, MUL VL] 1726d5319afSMadhukar Pappireddy \op p13, [\reg, #13, MUL VL] 1736d5319afSMadhukar Pappireddy \op p14, [\reg, #14, MUL VL] 1746d5319afSMadhukar Pappireddy \op p15, [\reg, #15, MUL VL] 1756d5319afSMadhukar Pappireddy.endm 1766d5319afSMadhukar Pappireddy 1776d5319afSMadhukar Pappireddy.macro sve_vectors_op op:req reg:req 1786d5319afSMadhukar Pappireddy \op z0, [\reg, #0, MUL VL] 1796d5319afSMadhukar Pappireddy \op z1, [\reg, #1, MUL VL] 1806d5319afSMadhukar Pappireddy \op z2, [\reg, #2, MUL VL] 1816d5319afSMadhukar Pappireddy \op z3, [\reg, #3, MUL VL] 1826d5319afSMadhukar Pappireddy \op z4, [\reg, #4, MUL VL] 1836d5319afSMadhukar Pappireddy \op z5, [\reg, #5, MUL VL] 1846d5319afSMadhukar Pappireddy \op z6, [\reg, #6, MUL VL] 1856d5319afSMadhukar Pappireddy \op z7, [\reg, #7, MUL VL] 1866d5319afSMadhukar Pappireddy \op z8, [\reg, #8, MUL VL] 1876d5319afSMadhukar Pappireddy \op z9, [\reg, #9, MUL VL] 1886d5319afSMadhukar Pappireddy \op z10, [\reg, #10, MUL VL] 1896d5319afSMadhukar Pappireddy \op z11, [\reg, #11, MUL VL] 1906d5319afSMadhukar Pappireddy \op z12, [\reg, #12, MUL VL] 1916d5319afSMadhukar Pappireddy \op z13, [\reg, #13, MUL VL] 1926d5319afSMadhukar Pappireddy \op z14, [\reg, #14, MUL VL] 1936d5319afSMadhukar Pappireddy \op z15, [\reg, #15, MUL VL] 1946d5319afSMadhukar Pappireddy \op z16, [\reg, #16, MUL VL] 1956d5319afSMadhukar Pappireddy \op z17, [\reg, #17, MUL VL] 1966d5319afSMadhukar Pappireddy \op z18, [\reg, #18, MUL VL] 1976d5319afSMadhukar Pappireddy \op z19, [\reg, #19, MUL VL] 1986d5319afSMadhukar Pappireddy \op z20, [\reg, #20, MUL VL] 1996d5319afSMadhukar Pappireddy \op z21, [\reg, #21, MUL VL] 2006d5319afSMadhukar Pappireddy \op z22, [\reg, #22, MUL VL] 2016d5319afSMadhukar Pappireddy \op z23, [\reg, #23, MUL VL] 2026d5319afSMadhukar Pappireddy \op z24, [\reg, #24, MUL VL] 2036d5319afSMadhukar Pappireddy \op z25, [\reg, #25, MUL VL] 2046d5319afSMadhukar Pappireddy \op z26, [\reg, #26, MUL VL] 2056d5319afSMadhukar Pappireddy \op z27, [\reg, #27, MUL VL] 2066d5319afSMadhukar Pappireddy \op z28, [\reg, #28, MUL VL] 2076d5319afSMadhukar Pappireddy \op z29, [\reg, #29, MUL VL] 2086d5319afSMadhukar Pappireddy \op z30, [\reg, #30, MUL VL] 2096d5319afSMadhukar Pappireddy \op z31, [\reg, #31, MUL VL] 2106d5319afSMadhukar Pappireddy.endm 2116d5319afSMadhukar Pappireddy 2126d5319afSMadhukar Pappireddy/* ------------------------------------------------------------------ 2136d5319afSMadhukar Pappireddy * The following function follows the aapcs_64 strictly to use x9-x17 2146d5319afSMadhukar Pappireddy * (temporary caller-saved registers according to AArch64 PCS) to 2156d5319afSMadhukar Pappireddy * restore SVE register context. It assumes that 'x0' is 2166d5319afSMadhukar Pappireddy * pointing to a 'sve_regs_t' structure to which the register context 2176d5319afSMadhukar Pappireddy * will be saved. 2186d5319afSMadhukar Pappireddy * ------------------------------------------------------------------ 2196d5319afSMadhukar Pappireddy */ 2206d5319afSMadhukar Pappireddyfunc sve_context_save 2216d5319afSMadhukar Pappireddy.arch_extension sve 2226d5319afSMadhukar Pappireddy /* Predicate registers */ 2236d5319afSMadhukar Pappireddy mov x13, #CTX_SIMD_PREDICATES 2246d5319afSMadhukar Pappireddy add x9, x0, x13 2256d5319afSMadhukar Pappireddy sve_predicate_op str, x9 2266d5319afSMadhukar Pappireddy 2276d5319afSMadhukar Pappireddy /* Save FFR after predicates */ 2286d5319afSMadhukar Pappireddy mov x13, #CTX_SIMD_FFR 2296d5319afSMadhukar Pappireddy add x9, x0, x13 2306d5319afSMadhukar Pappireddy rdffr p0.b 2316d5319afSMadhukar Pappireddy str p0, [x9] 2326d5319afSMadhukar Pappireddy 2336d5319afSMadhukar Pappireddy /* Save vector registers */ 2346d5319afSMadhukar Pappireddy mov x13, #CTX_SIMD_VECTORS 2356d5319afSMadhukar Pappireddy add x9, x0, x13 2366d5319afSMadhukar Pappireddy sve_vectors_op str, x9 2376d5319afSMadhukar Pappireddy.arch_extension nosve 2386d5319afSMadhukar Pappireddy 2396d5319afSMadhukar Pappireddy /* Save FPSR, FPCR and FPEXC32 */ 2406d5319afSMadhukar Pappireddy fpregs_state_save x0, x9 2416d5319afSMadhukar Pappireddy 2426d5319afSMadhukar Pappireddy ret 2436d5319afSMadhukar Pappireddyendfunc sve_context_save 2446d5319afSMadhukar Pappireddy 2456d5319afSMadhukar Pappireddy/* ------------------------------------------------------------------ 2466d5319afSMadhukar Pappireddy * The following function follows the aapcs_64 strictly to use x9-x17 2476d5319afSMadhukar Pappireddy * (temporary caller-saved registers according to AArch64 PCS) to 2486d5319afSMadhukar Pappireddy * restore SVE register context. It assumes that 'x0' is pointing to 2496d5319afSMadhukar Pappireddy * a 'sve_regs_t' structure from where the register context will be 2506d5319afSMadhukar Pappireddy * restored. 2516d5319afSMadhukar Pappireddy * ------------------------------------------------------------------ 2526d5319afSMadhukar Pappireddy */ 2536d5319afSMadhukar Pappireddyfunc sve_context_restore 2546d5319afSMadhukar Pappireddy.arch_extension sve 2556d5319afSMadhukar Pappireddy /* Restore FFR register before predicates */ 2566d5319afSMadhukar Pappireddy mov x13, #CTX_SIMD_FFR 2576d5319afSMadhukar Pappireddy add x9, x0, x13 2586d5319afSMadhukar Pappireddy ldr p0, [x9] 2596d5319afSMadhukar Pappireddy wrffr p0.b 2606d5319afSMadhukar Pappireddy 2616d5319afSMadhukar Pappireddy /* Restore predicate registers */ 2626d5319afSMadhukar Pappireddy mov x13, #CTX_SIMD_PREDICATES 2636d5319afSMadhukar Pappireddy add x9, x0, x13 2646d5319afSMadhukar Pappireddy sve_predicate_op ldr, x9 2656d5319afSMadhukar Pappireddy 2666d5319afSMadhukar Pappireddy /* Restore vector registers */ 2676d5319afSMadhukar Pappireddy mov x13, #CTX_SIMD_VECTORS 2686d5319afSMadhukar Pappireddy add x9, x0, x13 2696d5319afSMadhukar Pappireddy sve_vectors_op ldr, x9 2706d5319afSMadhukar Pappireddy.arch_extension nosve 2716d5319afSMadhukar Pappireddy 2726d5319afSMadhukar Pappireddy /* Restore FPSR, FPCR and FPEXC32 */ 2736d5319afSMadhukar Pappireddy fpregs_state_restore x0, x9 2746d5319afSMadhukar Pappireddy ret 2756d5319afSMadhukar Pappireddyendfunc sve_context_restore 2766d5319afSMadhukar Pappireddy#endif /* CTX_INCLUDE_SVE_REGS */ 2776d5319afSMadhukar Pappireddy 2787d33ffe4SDaniel Boulby /* 2797d33ffe4SDaniel Boulby * Set the PSTATE bits not set when the exception was taken as 2807d33ffe4SDaniel Boulby * described in the AArch64.TakeException() pseudocode function 2817d33ffe4SDaniel Boulby * in ARM DDI 0487F.c page J1-7635 to a default value. 2827d33ffe4SDaniel Boulby */ 2837d33ffe4SDaniel Boulby .macro set_unset_pstate_bits 2847d33ffe4SDaniel Boulby /* 2857d33ffe4SDaniel Boulby * If Data Independent Timing (DIT) functionality is implemented, 2867d33ffe4SDaniel Boulby * always enable DIT in EL3 2877d33ffe4SDaniel Boulby */ 2887d33ffe4SDaniel Boulby#if ENABLE_FEAT_DIT 28943d1d951SManish Pandey#if ENABLE_FEAT_DIT >= 2 29088727fc3SAndre Przywara mrs x8, id_aa64pfr0_el1 29188727fc3SAndre Przywara and x8, x8, #(ID_AA64PFR0_DIT_MASK << ID_AA64PFR0_DIT_SHIFT) 29288727fc3SAndre Przywara cbz x8, 1f 29388727fc3SAndre Przywara#endif 2947d33ffe4SDaniel Boulby mov x8, #DIT_BIT 2957d33ffe4SDaniel Boulby msr DIT, x8 29688727fc3SAndre Przywara1: 2977d33ffe4SDaniel Boulby#endif /* ENABLE_FEAT_DIT */ 2987d33ffe4SDaniel Boulby .endm /* set_unset_pstate_bits */ 2997d33ffe4SDaniel Boulby 300edebefbcSArvind Ram Prakash/*------------------------------------------------------------------------- 301edebefbcSArvind Ram Prakash * This macro checks the ENABLE_FEAT_MPAM state, performs ID register 302edebefbcSArvind Ram Prakash * check to see if the platform supports MPAM extension and restores MPAM3 303edebefbcSArvind Ram Prakash * register value if it is FEAT_STATE_ENABLED/FEAT_STATE_CHECKED. 304edebefbcSArvind Ram Prakash * 305edebefbcSArvind Ram Prakash * This is particularly more complicated because we can't check 306edebefbcSArvind Ram Prakash * if the platform supports MPAM by looking for status of a particular bit 307edebefbcSArvind Ram Prakash * in the MDCR_EL3 or CPTR_EL3 register like other extensions. 308edebefbcSArvind Ram Prakash * ------------------------------------------------------------------------ 309edebefbcSArvind Ram Prakash */ 310edebefbcSArvind Ram Prakash 311edebefbcSArvind Ram Prakash .macro restore_mpam3_el3 312edebefbcSArvind Ram Prakash#if ENABLE_FEAT_MPAM 31343d1d951SManish Pandey#if ENABLE_FEAT_MPAM >= 2 314edebefbcSArvind Ram Prakash mrs x8, id_aa64pfr0_el1 315edebefbcSArvind Ram Prakash lsr x8, x8, #(ID_AA64PFR0_MPAM_SHIFT) 316edebefbcSArvind Ram Prakash and x8, x8, #(ID_AA64PFR0_MPAM_MASK) 317edebefbcSArvind Ram Prakash mrs x7, id_aa64pfr1_el1 318edebefbcSArvind Ram Prakash lsr x7, x7, #(ID_AA64PFR1_MPAM_FRAC_SHIFT) 319edebefbcSArvind Ram Prakash and x7, x7, #(ID_AA64PFR1_MPAM_FRAC_MASK) 320edebefbcSArvind Ram Prakash orr x7, x7, x8 321edebefbcSArvind Ram Prakash cbz x7, no_mpam 322edebefbcSArvind Ram Prakash#endif 323edebefbcSArvind Ram Prakash /* ----------------------------------------------------------- 324edebefbcSArvind Ram Prakash * Restore MPAM3_EL3 register as per context state 325edebefbcSArvind Ram Prakash * Currently we only enable MPAM for NS world and trap to EL3 326edebefbcSArvind Ram Prakash * for MPAM access in lower ELs of Secure and Realm world 327ac4f6aafSArvind Ram Prakash * x9 holds address of the per_world context 328edebefbcSArvind Ram Prakash * ----------------------------------------------------------- 329edebefbcSArvind Ram Prakash */ 330ac4f6aafSArvind Ram Prakash 331ac4f6aafSArvind Ram Prakash ldr x17, [x9, #CTX_MPAM3_EL3] 332edebefbcSArvind Ram Prakash msr S3_6_C10_C5_0, x17 /* mpam3_el3 */ 333edebefbcSArvind Ram Prakash 334edebefbcSArvind Ram Prakashno_mpam: 335edebefbcSArvind Ram Prakash#endif 336edebefbcSArvind Ram Prakash .endm /* restore_mpam3_el3 */ 337edebefbcSArvind Ram Prakash 338ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 33951997e3dSBoyan Karatotev * The following macro is used to save all the general purpose 34051997e3dSBoyan Karatotev * registers and swap the FEAT_PAUTH keys with BL31's keys in 34151997e3dSBoyan Karatotev * cpu_data. It also checks if the Secure Cycle Counter (PMCCNTR_EL0) 34251997e3dSBoyan Karatotev * is disabled in EL3/Secure (ARMv8.5-PMU), wherein PMCCNTR_EL0 needs 34351997e3dSBoyan Karatotev * not to be saved/restored during world switch. 344ed108b56SAlexei Fedorov * 345ed108b56SAlexei Fedorov * Ideally we would only save and restore the callee saved registers 346ed108b56SAlexei Fedorov * when a world switch occurs but that type of implementation is more 347ed108b56SAlexei Fedorov * complex. So currently we will always save and restore these 348ed108b56SAlexei Fedorov * registers on entry and exit of EL3. 349532ed618SSoby Mathew * clobbers: x18 350ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 351532ed618SSoby Mathew */ 35297215e0fSDaniel Boulby .macro save_gp_pmcr_pauth_regs 353532ed618SSoby Mathew stp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 354532ed618SSoby Mathew stp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 355532ed618SSoby Mathew stp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 356532ed618SSoby Mathew stp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 357532ed618SSoby Mathew stp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 358532ed618SSoby Mathew stp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 359532ed618SSoby Mathew stp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 360532ed618SSoby Mathew stp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 361532ed618SSoby Mathew stp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 362532ed618SSoby Mathew stp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 363532ed618SSoby Mathew stp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] 364532ed618SSoby Mathew stp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] 365532ed618SSoby Mathew stp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] 366532ed618SSoby Mathew stp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] 367532ed618SSoby Mathew stp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] 368532ed618SSoby Mathew mrs x18, sp_el0 369532ed618SSoby Mathew str x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] 370c73686a1SBoyan Karatotev 371c73686a1SBoyan Karatotev /* PMUv3 is presumed to be always present */ 372ed108b56SAlexei Fedorov mrs x9, pmcr_el0 373ed108b56SAlexei Fedorov str x9, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] 374ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS 3758d9f5f25SBoyan Karatotev#if CTX_INCLUDE_PAUTH_REGS == 2 3768d9f5f25SBoyan Karatotev /* Skip if not present in hardware */ 3778d9f5f25SBoyan Karatotev is_feat_pauth_present_asm x9, x10 3788d9f5f25SBoyan Karatotev beq no_pauth_\@ 3798d9f5f25SBoyan Karatotev#endif 380ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 381ed108b56SAlexei Fedorov * Save the ARMv8.3-PAuth keys as they are not banked 382ed108b56SAlexei Fedorov * by exception level 383ed108b56SAlexei Fedorov * ---------------------------------------------------------- 384ed108b56SAlexei Fedorov */ 385ed108b56SAlexei Fedorov add x19, sp, #CTX_PAUTH_REGS_OFFSET 386ed108b56SAlexei Fedorov 387ed108b56SAlexei Fedorov mrs x20, APIAKeyLo_EL1 /* x21:x20 = APIAKey */ 388ed108b56SAlexei Fedorov mrs x21, APIAKeyHi_EL1 389ed108b56SAlexei Fedorov mrs x22, APIBKeyLo_EL1 /* x23:x22 = APIBKey */ 390ed108b56SAlexei Fedorov mrs x23, APIBKeyHi_EL1 391ed108b56SAlexei Fedorov mrs x24, APDAKeyLo_EL1 /* x25:x24 = APDAKey */ 392ed108b56SAlexei Fedorov mrs x25, APDAKeyHi_EL1 393ed108b56SAlexei Fedorov mrs x26, APDBKeyLo_EL1 /* x27:x26 = APDBKey */ 394ed108b56SAlexei Fedorov mrs x27, APDBKeyHi_EL1 395ed108b56SAlexei Fedorov mrs x28, APGAKeyLo_EL1 /* x29:x28 = APGAKey */ 396ed108b56SAlexei Fedorov mrs x29, APGAKeyHi_EL1 397ed108b56SAlexei Fedorov 398ed108b56SAlexei Fedorov stp x20, x21, [x19, #CTX_PACIAKEY_LO] 399ed108b56SAlexei Fedorov stp x22, x23, [x19, #CTX_PACIBKEY_LO] 400ed108b56SAlexei Fedorov stp x24, x25, [x19, #CTX_PACDAKEY_LO] 401ed108b56SAlexei Fedorov stp x26, x27, [x19, #CTX_PACDBKEY_LO] 402ed108b56SAlexei Fedorov stp x28, x29, [x19, #CTX_PACGAKEY_LO] 40351997e3dSBoyan Karatotev#if ENABLE_PAUTH 40451997e3dSBoyan Karatotev#if IMAGE_BL31 40551997e3dSBoyan Karatotev /* tpidr_el3 contains the address of the cpu_data structure */ 406*98859b99SSammit Joshi per_cpu_cur percpu_data, x9, x10 40751997e3dSBoyan Karatotev /* Load APIAKey from cpu_data */ 4084779becdSBoyan Karatotev ldp x10, x11, [x9, #CPU_DATA_APIAKEY] 40951997e3dSBoyan Karatotev#endif /* IMAGE_BL31 */ 41051997e3dSBoyan Karatotev 41151997e3dSBoyan Karatotev#if IMAGE_BL1 41251997e3dSBoyan Karatotev /* BL1 does not use cpu_data and has dedicated storage */ 41351997e3dSBoyan Karatotev adr_l x9, bl1_apiakey 41451997e3dSBoyan Karatotev ldp x10, x11, [x9] 41551997e3dSBoyan Karatotev#endif /* IMAGE_BL1 */ 41651997e3dSBoyan Karatotev 41751997e3dSBoyan Karatotev /* Program instruction key A */ 41851997e3dSBoyan Karatotev msr APIAKeyLo_EL1, x10 41951997e3dSBoyan Karatotev msr APIAKeyHi_EL1, x11 4208d9f5f25SBoyan Karatotevno_pauth_\@: 42151997e3dSBoyan Karatotev#endif /* ENABLE_PAUTH */ 422ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */ 42397215e0fSDaniel Boulby .endm /* save_gp_pmcr_pauth_regs */ 42497215e0fSDaniel Boulby 42597215e0fSDaniel Boulby/* ----------------------------------------------------------------- 4267d33ffe4SDaniel Boulby * This function saves the context and sets the PSTATE to a known 4277d33ffe4SDaniel Boulby * state, preparing entry to el3. 42897215e0fSDaniel Boulby * Save all the general purpose and ARMv8.3-PAuth (if enabled) 42997215e0fSDaniel Boulby * registers. 4307d33ffe4SDaniel Boulby * Then set any of the PSTATE bits that are not set by hardware 4317d33ffe4SDaniel Boulby * according to the Aarch64.TakeException pseudocode in the Arm 4327d33ffe4SDaniel Boulby * Architecture Reference Manual to a default value for EL3. 4337d33ffe4SDaniel Boulby * clobbers: x17 43497215e0fSDaniel Boulby * ----------------------------------------------------------------- 43597215e0fSDaniel Boulby */ 43697215e0fSDaniel Boulbyfunc prepare_el3_entry 437f8088733SBoyan Karatotev /* 438f8088733SBoyan Karatotev * context is about to mutate, so make sure we don't affect any still 439f8088733SBoyan Karatotev * in-flight profiling operations. We don't care that they actually 440f8088733SBoyan Karatotev * finish, that can still be later. NOP if not present 441f8088733SBoyan Karatotev */ 442f8088733SBoyan Karatotev#if ENABLE_SPE_FOR_NS 443f8088733SBoyan Karatotev psb_csync 444f8088733SBoyan Karatotev#endif 44573d98e37SBoyan Karatotev#if ENABLE_TRBE_FOR_NS 44673d98e37SBoyan Karatotev tsb_csync 44773d98e37SBoyan Karatotev#endif 44873d98e37SBoyan Karatotev isb 44997215e0fSDaniel Boulby save_gp_pmcr_pauth_regs 45040e5f7a5SJayanth Dodderi Chidanand setup_el3_execution_context 451ed108b56SAlexei Fedorov ret 45297215e0fSDaniel Boulbyendfunc prepare_el3_entry 453ed108b56SAlexei Fedorov 454ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 455ed108b56SAlexei Fedorov * This function restores ARMv8.3-PAuth (if enabled) and all general 456ed108b56SAlexei Fedorov * purpose registers except x30 from the CPU context. 457ed108b56SAlexei Fedorov * x30 register must be explicitly restored by the caller. 458ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 459ed108b56SAlexei Fedorov */ 460ed108b56SAlexei Fedorovfunc restore_gp_pmcr_pauth_regs 461ed108b56SAlexei Fedorov#if CTX_INCLUDE_PAUTH_REGS 4628d9f5f25SBoyan Karatotev#if CTX_INCLUDE_PAUTH_REGS == 2 4638d9f5f25SBoyan Karatotev /* Skip if not present in hardware */ 4648d9f5f25SBoyan Karatotev is_feat_pauth_present_asm x0, x1 4658d9f5f25SBoyan Karatotev beq no_pauth 4668d9f5f25SBoyan Karatotev#endif 467ed108b56SAlexei Fedorov /* Restore the ARMv8.3 PAuth keys */ 468ed108b56SAlexei Fedorov add x10, sp, #CTX_PAUTH_REGS_OFFSET 469ed108b56SAlexei Fedorov 470ed108b56SAlexei Fedorov ldp x0, x1, [x10, #CTX_PACIAKEY_LO] /* x1:x0 = APIAKey */ 471ed108b56SAlexei Fedorov ldp x2, x3, [x10, #CTX_PACIBKEY_LO] /* x3:x2 = APIBKey */ 472ed108b56SAlexei Fedorov ldp x4, x5, [x10, #CTX_PACDAKEY_LO] /* x5:x4 = APDAKey */ 473ed108b56SAlexei Fedorov ldp x6, x7, [x10, #CTX_PACDBKEY_LO] /* x7:x6 = APDBKey */ 474ed108b56SAlexei Fedorov ldp x8, x9, [x10, #CTX_PACGAKEY_LO] /* x9:x8 = APGAKey */ 475ed108b56SAlexei Fedorov 476ed108b56SAlexei Fedorov msr APIAKeyLo_EL1, x0 477ed108b56SAlexei Fedorov msr APIAKeyHi_EL1, x1 478ed108b56SAlexei Fedorov msr APIBKeyLo_EL1, x2 479ed108b56SAlexei Fedorov msr APIBKeyHi_EL1, x3 480ed108b56SAlexei Fedorov msr APDAKeyLo_EL1, x4 481ed108b56SAlexei Fedorov msr APDAKeyHi_EL1, x5 482ed108b56SAlexei Fedorov msr APDBKeyLo_EL1, x6 483ed108b56SAlexei Fedorov msr APDBKeyHi_EL1, x7 484ed108b56SAlexei Fedorov msr APGAKeyLo_EL1, x8 485ed108b56SAlexei Fedorov msr APGAKeyHi_EL1, x9 4868d9f5f25SBoyan Karatotevno_pauth: 487ed108b56SAlexei Fedorov#endif /* CTX_INCLUDE_PAUTH_REGS */ 488c73686a1SBoyan Karatotev 489c73686a1SBoyan Karatotev /* PMUv3 is presumed to be always present */ 490ed108b56SAlexei Fedorov ldr x0, [sp, #CTX_EL3STATE_OFFSET + CTX_PMCR_EL0] 491ed108b56SAlexei Fedorov msr pmcr_el0, x0 492532ed618SSoby Mathew ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 493532ed618SSoby Mathew ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 494532ed618SSoby Mathew ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 495532ed618SSoby Mathew ldp x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6] 496532ed618SSoby Mathew ldp x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8] 497532ed618SSoby Mathew ldp x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10] 498532ed618SSoby Mathew ldp x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12] 499532ed618SSoby Mathew ldp x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14] 500ef653d93SJeenu Viswambharan ldp x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16] 501532ed618SSoby Mathew ldp x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18] 502532ed618SSoby Mathew ldp x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20] 503532ed618SSoby Mathew ldp x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22] 504532ed618SSoby Mathew ldp x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24] 505532ed618SSoby Mathew ldp x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26] 506ef653d93SJeenu Viswambharan ldr x28, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0] 507ef653d93SJeenu Viswambharan msr sp_el0, x28 508532ed618SSoby Mathew ldp x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28] 509ef653d93SJeenu Viswambharan ret 510ed108b56SAlexei Fedorovendfunc restore_gp_pmcr_pauth_regs 511ef653d93SJeenu Viswambharan 51259b7c0a0SJayanth Dodderi Chidanand#if ERRATA_SPECULATIVE_AT 51359b7c0a0SJayanth Dodderi Chidanand/* -------------------------------------------------------------------- 5143b8456bdSManish V Badarkhe * In case of ERRATA_SPECULATIVE_AT, save SCTLR_EL1 and TCR_EL1 5153b8456bdSManish V Badarkhe * registers and update EL1 registers to disable stage1 and stage2 51659b7c0a0SJayanth Dodderi Chidanand * page table walk. 51759b7c0a0SJayanth Dodderi Chidanand * -------------------------------------------------------------------- 5183b8456bdSManish V Badarkhe */ 5193b8456bdSManish V Badarkhefunc save_and_update_ptw_el1_sys_regs 5203b8456bdSManish V Badarkhe /* ---------------------------------------------------------- 5213b8456bdSManish V Badarkhe * Save only sctlr_el1 and tcr_el1 registers 5223b8456bdSManish V Badarkhe * ---------------------------------------------------------- 5233b8456bdSManish V Badarkhe */ 5243b8456bdSManish V Badarkhe mrs x29, sctlr_el1 52559b7c0a0SJayanth Dodderi Chidanand str x29, [sp, #(CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_SCTLR_EL1)] 5263b8456bdSManish V Badarkhe mrs x29, tcr_el1 52759b7c0a0SJayanth Dodderi Chidanand str x29, [sp, #(CTX_ERRATA_SPEC_AT_OFFSET + CTX_ERRATA_SPEC_AT_TCR_EL1)] 5283b8456bdSManish V Badarkhe 5293b8456bdSManish V Badarkhe /* ------------------------------------------------------------ 5303b8456bdSManish V Badarkhe * Must follow below order in order to disable page table 5313b8456bdSManish V Badarkhe * walk for lower ELs (EL1 and EL0). First step ensures that 5323b8456bdSManish V Badarkhe * page table walk is disabled for stage1 and second step 5333b8456bdSManish V Badarkhe * ensures that page table walker should use TCR_EL1.EPDx 5343b8456bdSManish V Badarkhe * bits to perform address translation. ISB ensures that CPU 5353b8456bdSManish V Badarkhe * does these 2 steps in order. 5363b8456bdSManish V Badarkhe * 5373b8456bdSManish V Badarkhe * 1. Update TCR_EL1.EPDx bits to disable page table walk by 5383b8456bdSManish V Badarkhe * stage1. 5393b8456bdSManish V Badarkhe * 2. Enable MMU bit to avoid identity mapping via stage2 5403b8456bdSManish V Badarkhe * and force TCR_EL1.EPDx to be used by the page table 5413b8456bdSManish V Badarkhe * walker. 5423b8456bdSManish V Badarkhe * ------------------------------------------------------------ 5433b8456bdSManish V Badarkhe */ 5443b8456bdSManish V Badarkhe orr x29, x29, #(TCR_EPD0_BIT) 5453b8456bdSManish V Badarkhe orr x29, x29, #(TCR_EPD1_BIT) 5463b8456bdSManish V Badarkhe msr tcr_el1, x29 5473b8456bdSManish V Badarkhe isb 5483b8456bdSManish V Badarkhe mrs x29, sctlr_el1 5493b8456bdSManish V Badarkhe orr x29, x29, #SCTLR_M_BIT 5503b8456bdSManish V Badarkhe msr sctlr_el1, x29 5513b8456bdSManish V Badarkhe isb 5523b8456bdSManish V Badarkhe ret 5533b8456bdSManish V Badarkheendfunc save_and_update_ptw_el1_sys_regs 5543b8456bdSManish V Badarkhe 55559b7c0a0SJayanth Dodderi Chidanand#endif /* ERRATA_SPECULATIVE_AT */ 55659b7c0a0SJayanth Dodderi Chidanand 557461c0a5dSElizabeth Ho/* ----------------------------------------------------------------- 558461c0a5dSElizabeth Ho* The below macro returns the address of the per_world context for 559461c0a5dSElizabeth Ho* the security state, retrieved through "get_security_state" macro. 560461c0a5dSElizabeth Ho* The per_world context address is returned in the register argument. 561461c0a5dSElizabeth Ho* Clobbers: x9, x10 562461c0a5dSElizabeth Ho* ------------------------------------------------------------------ 563461c0a5dSElizabeth Ho*/ 564461c0a5dSElizabeth Ho 565461c0a5dSElizabeth Ho.macro get_per_world_context _reg:req 566461c0a5dSElizabeth Ho ldr x10, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 567461c0a5dSElizabeth Ho get_security_state x9, x10 5684087ed6cSJayanth Dodderi Chidanand mov_imm x10, (CTX_PERWORLD_EL3STATE_END - CTX_CPTR_EL3) 569461c0a5dSElizabeth Ho mul x9, x9, x10 570461c0a5dSElizabeth Ho adrp x10, per_world_context 571461c0a5dSElizabeth Ho add x10, x10, :lo12:per_world_context 572461c0a5dSElizabeth Ho add x9, x9, x10 573461c0a5dSElizabeth Ho mov \_reg, x9 574461c0a5dSElizabeth Ho.endm 575461c0a5dSElizabeth Ho 576ed108b56SAlexei Fedorov/* ------------------------------------------------------------------ 577ed108b56SAlexei Fedorov * This routine assumes that the SP_EL3 is pointing to a valid 578ed108b56SAlexei Fedorov * context structure from where the gp regs and other special 579ed108b56SAlexei Fedorov * registers can be retrieved. 580ed108b56SAlexei Fedorov * ------------------------------------------------------------------ 581532ed618SSoby Mathew */ 582532ed618SSoby Mathewfunc el3_exit 583bb9549baSJan Dabros#if ENABLE_ASSERTIONS 584bb9549baSJan Dabros /* el3_exit assumes SP_EL0 on entry */ 585bb9549baSJan Dabros mrs x17, spsel 586bb9549baSJan Dabros cmp x17, #MODE_SP_EL0 587bb9549baSJan Dabros ASM_ASSERT(eq) 5880ce220afSJayanth Dodderi Chidanand#endif /* ENABLE_ASSERTIONS */ 589bb9549baSJan Dabros 590ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 591ed108b56SAlexei Fedorov * Save the current SP_EL0 i.e. the EL3 runtime stack which 592ed108b56SAlexei Fedorov * will be used for handling the next SMC. 593ed108b56SAlexei Fedorov * Then switch to SP_EL3. 594ed108b56SAlexei Fedorov * ---------------------------------------------------------- 595532ed618SSoby Mathew */ 596532ed618SSoby Mathew mov x17, sp 597ed108b56SAlexei Fedorov msr spsel, #MODE_SP_ELX 598532ed618SSoby Mathew str x17, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP] 599532ed618SSoby Mathew 6000c5e7d1cSMax Shvetsov /* ---------------------------------------------------------- 60168ac5ed0SArunachalam Ganapathy * Restore CPTR_EL3. 6020a580b51SBoyan Karatotev * ---------------------------------------------------------- */ 603461c0a5dSElizabeth Ho 604461c0a5dSElizabeth Ho /* The address of the per_world context is stored in x9 */ 605461c0a5dSElizabeth Ho get_per_world_context x9 606461c0a5dSElizabeth Ho 607461c0a5dSElizabeth Ho ldp x19, x20, [x9, #CTX_CPTR_EL3] 6080c5e7d1cSMax Shvetsov msr cptr_el3, x19 6090c5e7d1cSMax Shvetsov 610f0c96a2eSBoyan Karatotev#if IMAGE_BL31 611edebefbcSArvind Ram Prakash restore_mpam3_el3 612edebefbcSArvind Ram Prakash 6130ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 */ 6140c5e7d1cSMax Shvetsov 615fe007b2eSDimitris Papastamos#if IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 616ed108b56SAlexei Fedorov /* ---------------------------------------------------------- 617ed108b56SAlexei Fedorov * Restore mitigation state as it was on entry to EL3 618ed108b56SAlexei Fedorov * ---------------------------------------------------------- 619ed108b56SAlexei Fedorov */ 620fe007b2eSDimitris Papastamos ldr x17, [sp, #CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_DISABLE] 621ed108b56SAlexei Fedorov cbz x17, 1f 622fe007b2eSDimitris Papastamos blr x17 6234d1ccf0eSAntonio Nino Diaz1: 6240ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 && DYNAMIC_WORKAROUND_CVE_2018_3639 */ 6250ce220afSJayanth Dodderi Chidanand 6266597fcf1SManish Pandey#if IMAGE_BL31 6276597fcf1SManish Pandey synchronize_errors 6286597fcf1SManish Pandey#endif /* IMAGE_BL31 */ 6290ce220afSJayanth Dodderi Chidanand 630123002f9SJayanth Dodderi Chidanand /* -------------------------------------------------------------- 631123002f9SJayanth Dodderi Chidanand * Restore MDCR_EL3, SPSR_EL3, ELR_EL3 and SCR_EL3 prior to ERET 632123002f9SJayanth Dodderi Chidanand * -------------------------------------------------------------- 633ff1d2ef3SManish Pandey */ 634ff1d2ef3SManish Pandey ldp x16, x17, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3] 635123002f9SJayanth Dodderi Chidanand ldr x18, [sp, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3] 636123002f9SJayanth Dodderi Chidanand ldr x19, [sp, #CTX_EL3STATE_OFFSET + CTX_MDCR_EL3] 637ff1d2ef3SManish Pandey msr spsr_el3, x16 638ff1d2ef3SManish Pandey msr elr_el3, x17 639123002f9SJayanth Dodderi Chidanand msr scr_el3, x18 640123002f9SJayanth Dodderi Chidanand msr mdcr_el3, x19 641ff1d2ef3SManish Pandey 642ff1d2ef3SManish Pandey restore_ptw_el1_sys_regs 643ff1d2ef3SManish Pandey 644ff1d2ef3SManish Pandey /* ---------------------------------------------------------- 645ff1d2ef3SManish Pandey * Restore general purpose (including x30), PMCR_EL0 and 646ff1d2ef3SManish Pandey * ARMv8.3-PAuth registers. 647ff1d2ef3SManish Pandey * Exit EL3 via ERET to a lower exception level. 648ff1d2ef3SManish Pandey * ---------------------------------------------------------- 649ff1d2ef3SManish Pandey */ 650ff1d2ef3SManish Pandey bl restore_gp_pmcr_pauth_regs 651ff1d2ef3SManish Pandey ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 652ff1d2ef3SManish Pandey 653c2d32a5fSMadhukar Pappireddy#ifdef IMAGE_BL31 654d04c04a4SManish Pandey /* Clear the EL3 flag as we are exiting el3 */ 655d04c04a4SManish Pandey str xzr, [sp, #CTX_EL3STATE_OFFSET + CTX_NESTED_EA_FLAG] 6560ce220afSJayanth Dodderi Chidanand#endif /* IMAGE_BL31 */ 6570ce220afSJayanth Dodderi Chidanand 658f461fe34SAnthony Steinhauser exception_return 6595283962eSAntonio Nino Diaz 660532ed618SSoby Mathewendfunc el3_exit 661