1e33b78a6SSoby Mathew /* 2085e80ecSAntonio Nino Diaz * Copyright (c) 2016-2018, ARM Limited and Contributors. All rights reserved. 3e33b78a6SSoby Mathew * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5e33b78a6SSoby Mathew */ 6e33b78a6SSoby Mathew 7ef69e1eaSDimitris Papastamos #include <amu.h> 8e33b78a6SSoby Mathew #include <arch.h> 9e33b78a6SSoby Mathew #include <arch_helpers.h> 10e33b78a6SSoby Mathew #include <assert.h> 11e33b78a6SSoby Mathew #include <bl_common.h> 12e33b78a6SSoby Mathew #include <context.h> 13e33b78a6SSoby Mathew #include <context_mgmt.h> 14e33b78a6SSoby Mathew #include <platform.h> 15e33b78a6SSoby Mathew #include <platform_def.h> 16085e80ecSAntonio Nino Diaz #include <smccc_helpers.h> 17*40daecc1SAntonio Nino Diaz #include <stdbool.h> 18e33b78a6SSoby Mathew #include <string.h> 1932f0d3c6SDouglas Raillard #include <utils.h> 20e33b78a6SSoby Mathew 21e33b78a6SSoby Mathew /******************************************************************************* 22e33b78a6SSoby Mathew * Context management library initialisation routine. This library is used by 23e33b78a6SSoby Mathew * runtime services to share pointers to 'cpu_context' structures for the secure 24e33b78a6SSoby Mathew * and non-secure states. Management of the structures and their associated 25e33b78a6SSoby Mathew * memory is not done by the context management library e.g. the PSCI service 26e33b78a6SSoby Mathew * manages the cpu context used for entry from and exit to the non-secure state. 27e33b78a6SSoby Mathew * The Secure payload manages the context(s) corresponding to the secure state. 28e33b78a6SSoby Mathew * It also uses this library to get access to the non-secure 29e33b78a6SSoby Mathew * state cpu context pointers. 30e33b78a6SSoby Mathew ******************************************************************************/ 31e33b78a6SSoby Mathew void cm_init(void) 32e33b78a6SSoby Mathew { 33e33b78a6SSoby Mathew /* 34e33b78a6SSoby Mathew * The context management library has only global data to initialize, but 35e33b78a6SSoby Mathew * that will be done when the BSS is zeroed out 36e33b78a6SSoby Mathew */ 37e33b78a6SSoby Mathew } 38e33b78a6SSoby Mathew 39e33b78a6SSoby Mathew /******************************************************************************* 40e33b78a6SSoby Mathew * The following function initializes the cpu_context 'ctx' for 41e33b78a6SSoby Mathew * first use, and sets the initial entrypoint state as specified by the 42e33b78a6SSoby Mathew * entry_point_info structure. 43e33b78a6SSoby Mathew * 44e33b78a6SSoby Mathew * The security state to initialize is determined by the SECURE attribute 451634cae8SAntonio Nino Diaz * of the entry_point_info. 46e33b78a6SSoby Mathew * 47e33b78a6SSoby Mathew * The EE and ST attributes are used to configure the endianness and secure 48e33b78a6SSoby Mathew * timer availability for the new execution context. 49e33b78a6SSoby Mathew * 50e33b78a6SSoby Mathew * To prepare the register state for entry call cm_prepare_el3_exit() and 51e33b78a6SSoby Mathew * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to 52e33b78a6SSoby Mathew * cm_e1_sysreg_context_restore(). 53e33b78a6SSoby Mathew ******************************************************************************/ 541634cae8SAntonio Nino Diaz void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) 55e33b78a6SSoby Mathew { 56e33b78a6SSoby Mathew unsigned int security_state; 57e33b78a6SSoby Mathew uint32_t scr, sctlr; 58e33b78a6SSoby Mathew regs_t *reg_ctx; 59e33b78a6SSoby Mathew 60e33b78a6SSoby Mathew assert(ctx); 61e33b78a6SSoby Mathew 62e33b78a6SSoby Mathew security_state = GET_SECURITY_STATE(ep->h.attr); 63e33b78a6SSoby Mathew 64e33b78a6SSoby Mathew /* Clear any residual register values from the context */ 6532f0d3c6SDouglas Raillard zeromem(ctx, sizeof(*ctx)); 66e33b78a6SSoby Mathew 679e3b4cbbSSoby Mathew reg_ctx = get_regs_ctx(ctx); 689e3b4cbbSSoby Mathew 69e33b78a6SSoby Mathew /* 70e33b78a6SSoby Mathew * Base the context SCR on the current value, adjust for entry point 71e33b78a6SSoby Mathew * specific requirements 72e33b78a6SSoby Mathew */ 73e33b78a6SSoby Mathew scr = read_scr(); 74e33b78a6SSoby Mathew scr &= ~(SCR_NS_BIT | SCR_HCE_BIT); 75e33b78a6SSoby Mathew 76e33b78a6SSoby Mathew if (security_state != SECURE) 77e33b78a6SSoby Mathew scr |= SCR_NS_BIT; 78e33b78a6SSoby Mathew 79e33b78a6SSoby Mathew if (security_state != SECURE) { 80b7b0787dSSoby Mathew /* 8118f2efd6SDavid Cunado * Set up SCTLR for the Non-secure context. 8218f2efd6SDavid Cunado * 8318f2efd6SDavid Cunado * SCTLR.EE: Endianness is taken from the entrypoint attributes. 8418f2efd6SDavid Cunado * 8518f2efd6SDavid Cunado * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as 8618f2efd6SDavid Cunado * required by PSCI specification) 8718f2efd6SDavid Cunado * 8818f2efd6SDavid Cunado * Set remaining SCTLR fields to their architecturally defined 8918f2efd6SDavid Cunado * values. Some fields reset to an IMPLEMENTATION DEFINED value: 9018f2efd6SDavid Cunado * 9118f2efd6SDavid Cunado * SCTLR.TE: Set to zero so that exceptions to an Exception 9218f2efd6SDavid Cunado * Level executing at PL1 are taken to A32 state. 9318f2efd6SDavid Cunado * 9418f2efd6SDavid Cunado * SCTLR.V: Set to zero to select the normal exception vectors 9518f2efd6SDavid Cunado * with base address held in VBAR. 96b7b0787dSSoby Mathew */ 9718f2efd6SDavid Cunado assert(((ep->spsr >> SPSR_E_SHIFT) & SPSR_E_MASK) == 9818f2efd6SDavid Cunado (EP_GET_EE(ep->h.attr) >> EP_EE_SHIFT)); 9918f2efd6SDavid Cunado 10018f2efd6SDavid Cunado sctlr = EP_GET_EE(ep->h.attr) ? SCTLR_EE_BIT : 0; 10118f2efd6SDavid Cunado sctlr |= (SCTLR_RESET_VAL & ~(SCTLR_TE_BIT | SCTLR_V_BIT)); 102e33b78a6SSoby Mathew write_ctx_reg(reg_ctx, CTX_NS_SCTLR, sctlr); 103e33b78a6SSoby Mathew } 104e33b78a6SSoby Mathew 10518f2efd6SDavid Cunado /* 10618f2efd6SDavid Cunado * The target exception level is based on the spsr mode requested. If 10718f2efd6SDavid Cunado * execution is requested to hyp mode, HVC is enabled via SCR.HCE. 10818f2efd6SDavid Cunado */ 109e33b78a6SSoby Mathew if (GET_M32(ep->spsr) == MODE32_hyp) 110e33b78a6SSoby Mathew scr |= SCR_HCE_BIT; 111e33b78a6SSoby Mathew 11218f2efd6SDavid Cunado /* 11318f2efd6SDavid Cunado * Store the initialised values for SCTLR and SCR in the cpu_context. 11418f2efd6SDavid Cunado * The Hyp mode registers are not part of the saved context and are 11518f2efd6SDavid Cunado * set-up in cm_prepare_el3_exit(). 11618f2efd6SDavid Cunado */ 117e33b78a6SSoby Mathew write_ctx_reg(reg_ctx, CTX_SCR, scr); 118e33b78a6SSoby Mathew write_ctx_reg(reg_ctx, CTX_LR, ep->pc); 119e33b78a6SSoby Mathew write_ctx_reg(reg_ctx, CTX_SPSR, ep->spsr); 120e33b78a6SSoby Mathew 121e33b78a6SSoby Mathew /* 122e33b78a6SSoby Mathew * Store the r0-r3 value from the entrypoint into the context 123e33b78a6SSoby Mathew * Use memcpy as we are in control of the layout of the structures 124e33b78a6SSoby Mathew */ 125e33b78a6SSoby Mathew memcpy((void *)reg_ctx, (void *)&ep->args, sizeof(aapcs32_params_t)); 126e33b78a6SSoby Mathew } 127e33b78a6SSoby Mathew 128e33b78a6SSoby Mathew /******************************************************************************* 1290fd0f222SDimitris Papastamos * Enable architecture extensions on first entry to Non-secure world. 1300fd0f222SDimitris Papastamos * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise 1310fd0f222SDimitris Papastamos * it is zero. 1320fd0f222SDimitris Papastamos ******************************************************************************/ 133*40daecc1SAntonio Nino Diaz static void enable_extensions_nonsecure(bool el2_unused) 1340fd0f222SDimitris Papastamos { 1350fd0f222SDimitris Papastamos #if IMAGE_BL32 136ef69e1eaSDimitris Papastamos #if ENABLE_AMU 137ef69e1eaSDimitris Papastamos amu_enable(el2_unused); 138ef69e1eaSDimitris Papastamos #endif 1390fd0f222SDimitris Papastamos #endif 1400fd0f222SDimitris Papastamos } 1410fd0f222SDimitris Papastamos 1420fd0f222SDimitris Papastamos /******************************************************************************* 143e33b78a6SSoby Mathew * The following function initializes the cpu_context for a CPU specified by 144e33b78a6SSoby Mathew * its `cpu_idx` for first use, and sets the initial entrypoint state as 145e33b78a6SSoby Mathew * specified by the entry_point_info structure. 146e33b78a6SSoby Mathew ******************************************************************************/ 147e33b78a6SSoby Mathew void cm_init_context_by_index(unsigned int cpu_idx, 148e33b78a6SSoby Mathew const entry_point_info_t *ep) 149e33b78a6SSoby Mathew { 150e33b78a6SSoby Mathew cpu_context_t *ctx; 151e33b78a6SSoby Mathew ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); 1521634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 153e33b78a6SSoby Mathew } 154e33b78a6SSoby Mathew 155e33b78a6SSoby Mathew /******************************************************************************* 156e33b78a6SSoby Mathew * The following function initializes the cpu_context for the current CPU 157e33b78a6SSoby Mathew * for first use, and sets the initial entrypoint state as specified by the 158e33b78a6SSoby Mathew * entry_point_info structure. 159e33b78a6SSoby Mathew ******************************************************************************/ 160e33b78a6SSoby Mathew void cm_init_my_context(const entry_point_info_t *ep) 161e33b78a6SSoby Mathew { 162e33b78a6SSoby Mathew cpu_context_t *ctx; 163e33b78a6SSoby Mathew ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); 1641634cae8SAntonio Nino Diaz cm_setup_context(ctx, ep); 165e33b78a6SSoby Mathew } 166e33b78a6SSoby Mathew 167e33b78a6SSoby Mathew /******************************************************************************* 168e33b78a6SSoby Mathew * Prepare the CPU system registers for first entry into secure or normal world 169e33b78a6SSoby Mathew * 170e33b78a6SSoby Mathew * If execution is requested to hyp mode, HSCTLR is initialized 171e33b78a6SSoby Mathew * If execution is requested to non-secure PL1, and the CPU supports 172e33b78a6SSoby Mathew * HYP mode then HYP mode is disabled by configuring all necessary HYP mode 173e33b78a6SSoby Mathew * registers. 174e33b78a6SSoby Mathew ******************************************************************************/ 175e33b78a6SSoby Mathew void cm_prepare_el3_exit(uint32_t security_state) 176e33b78a6SSoby Mathew { 17718f2efd6SDavid Cunado uint32_t hsctlr, scr; 178e33b78a6SSoby Mathew cpu_context_t *ctx = cm_get_context(security_state); 179*40daecc1SAntonio Nino Diaz bool el2_unused = false; 180e33b78a6SSoby Mathew 181e33b78a6SSoby Mathew assert(ctx); 182e33b78a6SSoby Mathew 183e33b78a6SSoby Mathew if (security_state == NON_SECURE) { 184e33b78a6SSoby Mathew scr = read_ctx_reg(get_regs_ctx(ctx), CTX_SCR); 185e33b78a6SSoby Mathew if (scr & SCR_HCE_BIT) { 186e33b78a6SSoby Mathew /* Use SCTLR value to initialize HSCTLR */ 18718f2efd6SDavid Cunado hsctlr = read_ctx_reg(get_regs_ctx(ctx), 188e33b78a6SSoby Mathew CTX_NS_SCTLR); 18918f2efd6SDavid Cunado hsctlr |= HSCTLR_RES1; 190e33b78a6SSoby Mathew /* Temporarily set the NS bit to access HSCTLR */ 191e33b78a6SSoby Mathew write_scr(read_scr() | SCR_NS_BIT); 192e33b78a6SSoby Mathew /* 193e33b78a6SSoby Mathew * Make sure the write to SCR is complete so that 194e33b78a6SSoby Mathew * we can access HSCTLR 195e33b78a6SSoby Mathew */ 196e33b78a6SSoby Mathew isb(); 19718f2efd6SDavid Cunado write_hsctlr(hsctlr); 198e33b78a6SSoby Mathew isb(); 199e33b78a6SSoby Mathew 200e33b78a6SSoby Mathew write_scr(read_scr() & ~SCR_NS_BIT); 201e33b78a6SSoby Mathew isb(); 202e33b78a6SSoby Mathew } else if (read_id_pfr1() & 203e33b78a6SSoby Mathew (ID_PFR1_VIRTEXT_MASK << ID_PFR1_VIRTEXT_SHIFT)) { 204*40daecc1SAntonio Nino Diaz el2_unused = true; 2050fd0f222SDimitris Papastamos 206495f3d3cSDavid Cunado /* 207495f3d3cSDavid Cunado * Set the NS bit to access NS copies of certain banked 208495f3d3cSDavid Cunado * registers 209495f3d3cSDavid Cunado */ 210e33b78a6SSoby Mathew write_scr(read_scr() | SCR_NS_BIT); 211e33b78a6SSoby Mathew isb(); 212e33b78a6SSoby Mathew 21318f2efd6SDavid Cunado /* 21418f2efd6SDavid Cunado * Hyp / PL2 present but unused, need to disable safely. 21518f2efd6SDavid Cunado * HSCTLR can be ignored in this case. 21618f2efd6SDavid Cunado * 21718f2efd6SDavid Cunado * Set HCR to its architectural reset value so that 21818f2efd6SDavid Cunado * Non-secure operations do not trap to Hyp mode. 21918f2efd6SDavid Cunado */ 22018f2efd6SDavid Cunado write_hcr(HCR_RESET_VAL); 221e33b78a6SSoby Mathew 22218f2efd6SDavid Cunado /* 22318f2efd6SDavid Cunado * Set HCPTR to its architectural reset value so that 22418f2efd6SDavid Cunado * Non-secure access from EL1 or EL0 to trace and to 22518f2efd6SDavid Cunado * Advanced SIMD and floating point functionality does 22618f2efd6SDavid Cunado * not trap to Hyp mode. 22718f2efd6SDavid Cunado */ 22818f2efd6SDavid Cunado write_hcptr(HCPTR_RESET_VAL); 229e33b78a6SSoby Mathew 23018f2efd6SDavid Cunado /* 23118f2efd6SDavid Cunado * Initialise CNTHCTL. All fields are architecturally 23218f2efd6SDavid Cunado * UNKNOWN on reset and are set to zero except for 23318f2efd6SDavid Cunado * field(s) listed below. 23418f2efd6SDavid Cunado * 23518f2efd6SDavid Cunado * CNTHCTL.PL1PCEN: Disable traps to Hyp mode of 23618f2efd6SDavid Cunado * Non-secure EL0 and EL1 accessed to the physical 23718f2efd6SDavid Cunado * timer registers. 23818f2efd6SDavid Cunado * 23918f2efd6SDavid Cunado * CNTHCTL.PL1PCTEN: Disable traps to Hyp mode of 24018f2efd6SDavid Cunado * Non-secure EL0 and EL1 accessed to the physical 24118f2efd6SDavid Cunado * counter registers. 24218f2efd6SDavid Cunado */ 24318f2efd6SDavid Cunado write_cnthctl(CNTHCTL_RESET_VAL | 24418f2efd6SDavid Cunado PL1PCEN_BIT | PL1PCTEN_BIT); 245e33b78a6SSoby Mathew 24618f2efd6SDavid Cunado /* 24718f2efd6SDavid Cunado * Initialise CNTVOFF to zero as it resets to an 24818f2efd6SDavid Cunado * IMPLEMENTATION DEFINED value. 24918f2efd6SDavid Cunado */ 250e33b78a6SSoby Mathew write64_cntvoff(0); 251e33b78a6SSoby Mathew 25218f2efd6SDavid Cunado /* 25318f2efd6SDavid Cunado * Set VPIDR and VMPIDR to match MIDR_EL1 and MPIDR 25418f2efd6SDavid Cunado * respectively. 25518f2efd6SDavid Cunado */ 256e33b78a6SSoby Mathew write_vpidr(read_midr()); 257e33b78a6SSoby Mathew write_vmpidr(read_mpidr()); 258e33b78a6SSoby Mathew 259e33b78a6SSoby Mathew /* 26018f2efd6SDavid Cunado * Initialise VTTBR, setting all fields rather than 26118f2efd6SDavid Cunado * relying on the hw. Some fields are architecturally 26218f2efd6SDavid Cunado * UNKNOWN at reset. 26318f2efd6SDavid Cunado * 26418f2efd6SDavid Cunado * VTTBR.VMID: Set to zero which is the architecturally 26518f2efd6SDavid Cunado * defined reset value. Even though EL1&0 stage 2 26618f2efd6SDavid Cunado * address translation is disabled, cache maintenance 26718f2efd6SDavid Cunado * operations depend on the VMID. 26818f2efd6SDavid Cunado * 26918f2efd6SDavid Cunado * VTTBR.BADDR: Set to zero as EL1&0 stage 2 address 27018f2efd6SDavid Cunado * translation is disabled. 271e33b78a6SSoby Mathew */ 27218f2efd6SDavid Cunado write64_vttbr(VTTBR_RESET_VAL & 27318f2efd6SDavid Cunado ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) 27418f2efd6SDavid Cunado | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); 275495f3d3cSDavid Cunado 276495f3d3cSDavid Cunado /* 27718f2efd6SDavid Cunado * Initialise HDCR, setting all the fields rather than 27818f2efd6SDavid Cunado * relying on hw. 27918f2efd6SDavid Cunado * 28018f2efd6SDavid Cunado * HDCR.HPMN: Set to value of PMCR.N which is the 28118f2efd6SDavid Cunado * architecturally-defined reset value. 282495f3d3cSDavid Cunado */ 28318f2efd6SDavid Cunado write_hdcr(HDCR_RESET_VAL | 28418f2efd6SDavid Cunado ((read_pmcr() & PMCR_N_BITS) >> PMCR_N_SHIFT)); 285939f66d6SDavid Cunado 286939f66d6SDavid Cunado /* 28718f2efd6SDavid Cunado * Set HSTR to its architectural reset value so that 28818f2efd6SDavid Cunado * access to system registers in the cproc=1111 28918f2efd6SDavid Cunado * encoding space do not trap to Hyp mode. 290939f66d6SDavid Cunado */ 29118f2efd6SDavid Cunado write_hstr(HSTR_RESET_VAL); 29218f2efd6SDavid Cunado /* 29318f2efd6SDavid Cunado * Set CNTHP_CTL to its architectural reset value to 29418f2efd6SDavid Cunado * disable the EL2 physical timer and prevent timer 29518f2efd6SDavid Cunado * interrupts. Some fields are architecturally UNKNOWN 29618f2efd6SDavid Cunado * on reset and are set to zero. 29718f2efd6SDavid Cunado */ 29818f2efd6SDavid Cunado write_cnthp_ctl(CNTHP_CTL_RESET_VAL); 299e33b78a6SSoby Mathew isb(); 300e33b78a6SSoby Mathew 301e33b78a6SSoby Mathew write_scr(read_scr() & ~SCR_NS_BIT); 302e33b78a6SSoby Mathew isb(); 303e33b78a6SSoby Mathew } 3040fd0f222SDimitris Papastamos enable_extensions_nonsecure(el2_unused); 305e33b78a6SSoby Mathew } 306e33b78a6SSoby Mathew } 307