xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_v3.S (revision 323f9ee4ebaa1af23daafc4fad0b04498862a0e1)
1/*
2 * Copyright (c) 2022-2025, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <neoverse_v3.h>
11#include <cpu_macros.S>
12#include <plat_macros.S>
13#include "wa_cve_2022_23960_bhb_vector.S"
14
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
17#error "Neoverse V3 must be compiled with HW_ASSISTED_COHERENCY enabled"
18#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
22#error "Neoverse V3 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23#endif
24
25cpu_reset_prologue neoverse_v3
26
27.global check_erratum_neoverse_v3_3701767
28
29workaround_reset_start neoverse_v3, ERRATUM(2970647), ERRATA_V3_2970647
30	/* Add ISB before MRS reads of MPIDR_EL1/MIDR_EL1 */
31	ldr x0, =0x1
32	msr S3_6_c15_c8_0, x0 	/* msr CPUPSELR_EL3, X0 */
33	ldr x0, =0xd5380000
34	msr S3_6_c15_c8_2, x0 	/* msr CPUPOR_EL3, X0 */
35	ldr x0, =0xFFFFFF40
36	msr S3_6_c15_c8_3,x0 	/* msr CPUPMR_EL3, X0 */
37	ldr x0, =0x000080010033f
38	msr S3_6_c15_c8_1, x0	/* msr CPUPCR_EL3, X0 */
39	isb
40workaround_reset_end neoverse_v3, ERRATUM(2970647)
41
42check_erratum_ls neoverse_v3, ERRATUM(2970647), CPU_REV(0, 0)
43
44workaround_reset_start neoverse_v3, ERRATUM(3696307), ERRATA_V3_3696307
45	sysreg_bit_set NEOVERSE_V3_CPUACTLR6_EL1, BIT(41)
46workaround_reset_end neoverse_v3, ERRATUM(3696307)
47
48check_erratum_ls neoverse_v3, ERRATUM(3696307), CPU_REV(0, 1)
49
50add_erratum_entry neoverse_v3, ERRATUM(3701767), ERRATA_V3_3701767
51
52check_erratum_ls neoverse_v3, ERRATUM(3701767), CPU_REV(0, 2)
53
54workaround_reset_start neoverse_v3, ERRATUM(3734562), ERRATA_V3_3734562
55	mov	x0, #2
56	msr	NEOVERSE_V3_CPUPSELR_EL3, x0
57	ldr	x0, =0xD503225F
58	msr	NEOVERSE_V3_CPUPOR_EL3, x0
59	mov	x0, 0xFFFFFFFF
60	msr	NEOVERSE_V3_CPUPMR_EL3, x0
61	ldr	x0, =0x404003FD
62	msr	NEOVERSE_V3_CPUPCR_EL3, x0
63workaround_reset_end neoverse_v3, ERRATUM(3734562)
64
65check_erratum_ls neoverse_v3, ERRATUM(3734562), CPU_REV(0, 1)
66
67workaround_reset_start neoverse_v3, ERRATUM(3782181), ERRATA_V3_3782181
68        /* Disable retention control for WFI and WFE. */
69        mrs     x0, NEOVERSE_V3_CPUPWRCTLR_EL1
70        bfi     x0, xzr, #NEOVERSE_V3_CPUPWRCTLR_EL1_WFI_RET_CTRL_SHIFT, \
71		#NEOVERSE_V3_CPUPWRCTLR_EL1_WFI_RET_CTRL_WIDTH
72        bfi     x0, xzr, #NEOVERSE_V3_CPUPWRCTLR_EL1_WFE_RET_CTRL_SHIFT, \
73		#NEOVERSE_V3_CPUPWRCTLR_EL1_WFE_RET_CTRL_WIDTH
74        msr     NEOVERSE_V3_CPUPWRCTLR_EL1, x0
75workaround_reset_end neoverse_v3, ERRATUM(3782181)
76
77check_erratum_range neoverse_v3, ERRATUM(3782181), CPU_REV(0, 1), \
78	CPU_REV(0, 1)
79
80workaround_reset_start neoverse_v3, ERRATUM(3864536), ERRATA_V3_3864536
81	sysreg_bit_set NEOVERSE_V3_CPUACTLR2_EL1, BIT(22)
82workaround_reset_end neoverse_v3, ERRATUM(3864536)
83
84check_erratum_ls neoverse_v3, ERRATUM(3864536), CPU_REV(0, 2)
85
86/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
87workaround_reset_start neoverse_v3, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
88	sysreg_bit_set NEOVERSE_V3_CPUECTLR_EL1, BIT(46)
89workaround_reset_end neoverse_v3, CVE(2024, 5660)
90
91check_erratum_ls neoverse_v3, CVE(2024, 5660), CPU_REV(0, 1)
92
93	/* ----------------------------------------------------------------
94	 * CVE-2024-7881 is mitigated for Neoverse-V3 / Neoverse-V3AE
95	 * using erratum 3696307 workaround by disabling the
96	 * affected prefetcher setting CPUACTLR6_EL1[41].
97	 * ----------------------------------------------------------------
98	 */
99workaround_reset_start neoverse_v3, CVE(2024, 7881), WORKAROUND_CVE_2024_7881
100       sysreg_bit_set NEOVERSE_V3_CPUACTLR6_EL1, BIT(41)
101workaround_reset_end neoverse_v3, CVE(2024, 7881)
102
103check_erratum_ls neoverse_v3, CVE(2024, 7881), CPU_REV(0, 1)
104
105	/* ---------------------------------------------
106	 * HW will do the cache maintenance while powering down
107	 * ---------------------------------------------
108	 */
109func neoverse_v3_core_pwr_dwn
110	/* ---------------------------------------------
111	 * Enable CPU power down bit in power control register
112	 * ---------------------------------------------
113	 */
114	sysreg_bit_set NEOVERSE_V3_CPUPWRCTLR_EL1, \
115		NEOVERSE_V3_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
116
117	isb
118	ret
119endfunc neoverse_v3_core_pwr_dwn
120
121cpu_reset_func_start neoverse_v3
122	/* Disable speculative loads */
123	msr	SSBS, xzr
124cpu_reset_func_end neoverse_v3
125
126	/* ---------------------------------------------
127	 * This function provides Neoverse V3 specific
128	 * register information for crash reporting.
129	 * It needs to return with x6 pointing to
130	 * a list of register names in ascii and
131	 * x8 - x15 having values of registers to be
132	 * reported.
133	 * ---------------------------------------------
134	 */
135.section .rodata.neoverse_v3_regs, "aS"
136neoverse_v3_regs:  /* The ascii list of register names to be reported */
137	.asciz	"cpuectlr_el1", ""
138
139func neoverse_v3_cpu_reg_dump
140	adr	x6, neoverse_v3_regs
141	mrs	x8, NEOVERSE_V3_CPUECTLR_EL1
142	ret
143endfunc neoverse_v3_cpu_reg_dump
144
145declare_cpu_ops neoverse_v3, NEOVERSE_V3_VNAE_MIDR, \
146	neoverse_v3_reset_func, \
147	neoverse_v3_core_pwr_dwn
148
149declare_cpu_ops neoverse_v3, NEOVERSE_V3_MIDR, \
150	neoverse_v3_reset_func, \
151	neoverse_v3_core_pwr_dwn
152