1328d304dSSona Mathew/* 2037a15f5SArvind Ram Prakash * Copyright (c) 2022-2025, Arm Limited. All rights reserved. 3328d304dSSona Mathew * 4328d304dSSona Mathew * SPDX-License-Identifier: BSD-3-Clause 5328d304dSSona Mathew */ 6328d304dSSona Mathew 7328d304dSSona Mathew#include <arch.h> 8328d304dSSona Mathew#include <asm_macros.S> 9328d304dSSona Mathew#include <common/bl_common.h> 10328d304dSSona Mathew#include <neoverse_v3.h> 11328d304dSSona Mathew#include <cpu_macros.S> 12328d304dSSona Mathew#include <plat_macros.S> 13328d304dSSona Mathew#include "wa_cve_2022_23960_bhb_vector.S" 14328d304dSSona Mathew 15328d304dSSona Mathew/* Hardware handled coherency */ 16328d304dSSona Mathew#if HW_ASSISTED_COHERENCY == 0 17328d304dSSona Mathew#error "Neoverse V3 must be compiled with HW_ASSISTED_COHERENCY enabled" 18328d304dSSona Mathew#endif 19328d304dSSona Mathew 20328d304dSSona Mathew/* 64-bit only core */ 21328d304dSSona Mathew#if CTX_INCLUDE_AARCH32_REGS == 1 22328d304dSSona Mathew#error "Neoverse V3 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23328d304dSSona Mathew#endif 24328d304dSSona Mathew 25*e25fc9dfSGovindraj Raja.global check_erratum_neoverse_v3_3701767 26*e25fc9dfSGovindraj Raja 27*e25fc9dfSGovindraj Rajaadd_erratum_entry neoverse_v3, ERRATUM(3701767), ERRATA_V3_3701767, NO_APPLY_AT_RESET 28*e25fc9dfSGovindraj Raja 29*e25fc9dfSGovindraj Rajacheck_erratum_ls neoverse_v3, ERRATUM(3701767), CPU_REV(0, 2) 30*e25fc9dfSGovindraj Raja 31328d304dSSona Mathew#if WORKAROUND_CVE_2022_23960 32328d304dSSona Mathew wa_cve_2022_23960_bhb_vector_table NEOVERSE_V3_BHB_LOOP_COUNT, neoverse_v3 33328d304dSSona Mathew#endif /* WORKAROUND_CVE_2022_23960 */ 34328d304dSSona Mathew 35ad3da019SSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 36ad3da019SSona Mathewworkaround_reset_start neoverse_v3, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 37ad3da019SSona Mathew sysreg_bit_set NEOVERSE_V3_CPUECTLR_EL1, BIT(46) 38ad3da019SSona Mathewworkaround_reset_end neoverse_v3, CVE(2024, 5660) 39ad3da019SSona Mathew 40ad3da019SSona Mathewcheck_erratum_ls neoverse_v3, CVE(2024, 5660), CPU_REV(0, 1) 41ad3da019SSona Mathew 42328d304dSSona Mathewworkaround_reset_start neoverse_v3, CVE(2022,23960), WORKAROUND_CVE_2022_23960 43328d304dSSona Mathew#if IMAGE_BL31 44328d304dSSona Mathew /* 45328d304dSSona Mathew * The Neoverse V3 generic vectors are overridden to apply errata 46328d304dSSona Mathew * mitigation on exception entry from lower ELs. 47328d304dSSona Mathew */ 48328d304dSSona Mathew override_vector_table wa_cve_vbar_neoverse_v3 49328d304dSSona Mathew 50328d304dSSona Mathew#endif /* IMAGE_BL31 */ 51328d304dSSona Mathewworkaround_reset_end neoverse_v3, CVE(2022,23960) 52328d304dSSona Mathew 53328d304dSSona Mathewcheck_erratum_chosen neoverse_v3, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 54328d304dSSona Mathew 55037a15f5SArvind Ram Prakashworkaround_reset_start neoverse_v3, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 56037a15f5SArvind Ram Prakash /* --------------------------------- 57037a15f5SArvind Ram Prakash * Sets BIT41 of CPUACTLR6_EL1 which 58037a15f5SArvind Ram Prakash * disables L1 Data cache prefetcher 59037a15f5SArvind Ram Prakash * --------------------------------- 60037a15f5SArvind Ram Prakash */ 61037a15f5SArvind Ram Prakash sysreg_bit_set NEOVERSE_V3_CPUACTLR6_EL1, BIT(41) 62037a15f5SArvind Ram Prakashworkaround_reset_end neoverse_v3, CVE(2024, 7881) 63037a15f5SArvind Ram Prakash 64037a15f5SArvind Ram Prakashcheck_erratum_chosen neoverse_v3, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 65037a15f5SArvind Ram Prakash 66328d304dSSona Mathew /* --------------------------------------------- 67328d304dSSona Mathew * HW will do the cache maintenance while powering down 68328d304dSSona Mathew * --------------------------------------------- 69328d304dSSona Mathew */ 70328d304dSSona Mathewfunc neoverse_v3_core_pwr_dwn 71328d304dSSona Mathew /* --------------------------------------------- 72328d304dSSona Mathew * Enable CPU power down bit in power control register 73328d304dSSona Mathew * --------------------------------------------- 74328d304dSSona Mathew */ 75328d304dSSona Mathew sysreg_bit_set NEOVERSE_V3_CPUPWRCTLR_EL1, \ 76328d304dSSona Mathew NEOVERSE_V3_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 77328d304dSSona Mathew 78328d304dSSona Mathew isb 79328d304dSSona Mathew ret 80328d304dSSona Mathewendfunc neoverse_v3_core_pwr_dwn 81328d304dSSona Mathew 82328d304dSSona Mathewcpu_reset_func_start neoverse_v3 83328d304dSSona Mathew /* Disable speculative loads */ 84328d304dSSona Mathew msr SSBS, xzr 85328d304dSSona Mathewcpu_reset_func_end neoverse_v3 86328d304dSSona Mathew 87328d304dSSona Mathew /* --------------------------------------------- 88328d304dSSona Mathew * This function provides Neoverse V3 specific 89328d304dSSona Mathew * register information for crash reporting. 90328d304dSSona Mathew * It needs to return with x6 pointing to 91328d304dSSona Mathew * a list of register names in ascii and 92328d304dSSona Mathew * x8 - x15 having values of registers to be 93328d304dSSona Mathew * reported. 94328d304dSSona Mathew * --------------------------------------------- 95328d304dSSona Mathew */ 96328d304dSSona Mathew.section .rodata.neoverse_v3_regs, "aS" 97328d304dSSona Mathewneoverse_v3_regs: /* The ascii list of register names to be reported */ 98328d304dSSona Mathew .asciz "cpuectlr_el1", "" 99328d304dSSona Mathew 100328d304dSSona Mathewfunc neoverse_v3_cpu_reg_dump 101328d304dSSona Mathew adr x6, neoverse_v3_regs 102328d304dSSona Mathew mrs x8, NEOVERSE_V3_CPUECTLR_EL1 103328d304dSSona Mathew ret 104328d304dSSona Mathewendfunc neoverse_v3_cpu_reg_dump 105328d304dSSona Mathew 106328d304dSSona Mathewdeclare_cpu_ops neoverse_v3, NEOVERSE_V3_VNAE_MIDR, \ 107328d304dSSona Mathew neoverse_v3_reset_func, \ 108328d304dSSona Mathew neoverse_v3_core_pwr_dwn 109328d304dSSona Mathew 1108ae6b1adSArvind Ram Prakashdeclare_cpu_ops_wa_4 neoverse_v3, NEOVERSE_V3_MIDR, \ 111328d304dSSona Mathew neoverse_v3_reset_func, \ 1128ae6b1adSArvind Ram Prakash CPU_NO_EXTRA1_FUNC, \ 1138ae6b1adSArvind Ram Prakash CPU_NO_EXTRA2_FUNC, \ 1148ae6b1adSArvind Ram Prakash CPU_NO_EXTRA3_FUNC, \ 1158ae6b1adSArvind Ram Prakash check_erratum_neoverse_v3_7881, \ 116328d304dSSona Mathew neoverse_v3_core_pwr_dwn 117