xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_v2.S (revision 912c4090fff207b445dde4bff72cc9b6e057e8b7)
1bd063a73SJoel Goddard/*
231a3da83SMoritz Fischer * Copyright (c) 2021-2023, Arm Limited. All rights reserved.
3bd063a73SJoel Goddard *
4bd063a73SJoel Goddard * SPDX-License-Identifier: BSD-3-Clause
5bd063a73SJoel Goddard */
6bd063a73SJoel Goddard
7bd063a73SJoel Goddard#include <arch.h>
8bd063a73SJoel Goddard#include <asm_macros.S>
9bd063a73SJoel Goddard#include <common/bl_common.h>
10bd063a73SJoel Goddard#include <neoverse_v2.h>
11bd063a73SJoel Goddard#include <cpu_macros.S>
12bd063a73SJoel Goddard#include <plat_macros.S>
13bd063a73SJoel Goddard#include "wa_cve_2022_23960_bhb_vector.S"
14bd063a73SJoel Goddard
15bd063a73SJoel Goddard/* Hardware handled coherency */
16bd063a73SJoel Goddard#if HW_ASSISTED_COHERENCY == 0
17bd063a73SJoel Goddard#error "Neoverse V2 must be compiled with HW_ASSISTED_COHERENCY enabled"
18bd063a73SJoel Goddard#endif
19bd063a73SJoel Goddard
20bd063a73SJoel Goddard/* 64-bit only core */
21bd063a73SJoel Goddard#if CTX_INCLUDE_AARCH32_REGS == 1
22bd063a73SJoel Goddard#error "Neoverse V2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23bd063a73SJoel Goddard#endif
24bd063a73SJoel Goddard
258852fb5bSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2331132), ERRATA_V2_2331132
268852fb5bSBipin Ravi	sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_CNSRV, \
278852fb5bSBipin Ravi		NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_LSB, NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_WIDTH
288852fb5bSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2331132)
298852fb5bSBipin Ravi
308852fb5bSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2331132), CPU_REV(0, 2)
318852fb5bSBipin Ravi
32*912c4090SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2662553), ERRATA_V2_2662553
33*912c4090SBipin Ravi	sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_STATIC_FULL, \
34*912c4090SBipin Ravi		NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_LSB, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_WIDTH
35*912c4090SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2662553)
36*912c4090SBipin Ravi
37*912c4090SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2662553), CPU_REV(0, 1)
38*912c4090SBipin Ravi
39b0114025SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2719105), ERRATA_V2_2719105
40b0114025SBipin Ravi	sysreg_bit_set NEOVERSE_V2_CPUACTLR2_EL1, NEOVERSE_V2_CPUACTLR2_EL1_BIT_0
41b0114025SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2719105)
42b0114025SBipin Ravi
43b0114025SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2719105), CPU_REV(0, 1)
44b0114025SBipin Ravi
4558dd153cSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2743011), ERRATA_V2_2743011
4658dd153cSBipin Ravi	sysreg_bit_set NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_55
4758dd153cSBipin Ravi	sysreg_bit_clear NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_56
4858dd153cSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2743011)
4958dd153cSBipin Ravi
5058dd153cSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2743011), CPU_REV(0, 1)
5158dd153cSBipin Ravi
52ff342643SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2779510), ERRATA_V2_2779510
53ff342643SBipin Ravi	sysreg_bit_set NEOVERSE_V2_CPUACTLR3_EL1, NEOVERSE_V2_CPUACTLR3_EL1_BIT_47
54ff342643SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2779510)
55ff342643SBipin Ravi
56ff342643SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2779510), CPU_REV(0, 1)
57ff342643SBipin Ravi
5831a3da83SMoritz Fischerworkaround_runtime_start neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372
5931a3da83SMoritz Fischer	/* dsb before isb of power down sequence */
6031a3da83SMoritz Fischer	dsb	sy
6131a3da83SMoritz Fischerworkaround_runtime_end neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372
6231a3da83SMoritz Fischer
6331a3da83SMoritz Fischercheck_erratum_ls neoverse_v2, ERRATUM(2801372), CPU_REV(0, 1)
6431a3da83SMoritz Fischer
6531a3da83SMoritz Fischerworkaround_reset_start neoverse_v2, CVE(2022,23960), WORKAROUND_CVE_2022_23960
6631a3da83SMoritz Fischer#if IMAGE_BL31
6731a3da83SMoritz Fischer	/*
6831a3da83SMoritz Fischer	 * The Neoverse-V2 generic vectors are overridden to apply errata
6931a3da83SMoritz Fischer         * mitigation on exception entry from lower ELs.
7031a3da83SMoritz Fischer	 */
715039015aSMoritz Fischer	override_vector_table wa_cve_vbar_neoverse_v2
7231a3da83SMoritz Fischer#endif /* IMAGE_BL31 */
7331a3da83SMoritz Fischerworkaround_reset_end neoverse_v2, CVE(2022,23960)
7431a3da83SMoritz Fischer
7531a3da83SMoritz Fischercheck_erratum_chosen neoverse_v2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
7631a3da83SMoritz Fischer
77bd063a73SJoel Goddard#if WORKAROUND_CVE_2022_23960
78bd063a73SJoel Goddard	wa_cve_2022_23960_bhb_vector_table NEOVERSE_V2_BHB_LOOP_COUNT, neoverse_v2
79bd063a73SJoel Goddard#endif /* WORKAROUND_CVE_2022_23960 */
80bd063a73SJoel Goddard
81bd063a73SJoel Goddard	/* ----------------------------------------------------
82bd063a73SJoel Goddard	 * HW will do the cache maintenance while powering down
83bd063a73SJoel Goddard	 * ----------------------------------------------------
84bd063a73SJoel Goddard	 */
85bd063a73SJoel Goddardfunc neoverse_v2_core_pwr_dwn
86bd063a73SJoel Goddard	/* ---------------------------------------------------
87bd063a73SJoel Goddard	 * Enable CPU power down bit in power control register
88bd063a73SJoel Goddard	 * ---------------------------------------------------
89bd063a73SJoel Goddard	 */
905039015aSMoritz Fischer	sysreg_bit_set NEOVERSE_V2_CPUPWRCTLR_EL1, NEOVERSE_V2_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
9131a3da83SMoritz Fischer	apply_erratum neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372
9231a3da83SMoritz Fischer
93bd063a73SJoel Goddard	isb
94bd063a73SJoel Goddard	ret
95bd063a73SJoel Goddardendfunc neoverse_v2_core_pwr_dwn
96bd063a73SJoel Goddard
9731a3da83SMoritz Fischercpu_reset_func_start neoverse_v2
98bd063a73SJoel Goddard	/* Disable speculative loads */
99bd063a73SJoel Goddard	msr	SSBS, xzr
10031a3da83SMoritz Fischercpu_reset_func_end neoverse_v2
101bd063a73SJoel Goddard
10231a3da83SMoritz Fischererrata_report_shim neoverse_v2
103bd063a73SJoel Goddard	/* ---------------------------------------------
104bd063a73SJoel Goddard	 * This function provides Neoverse V2-
105bd063a73SJoel Goddard	 * specific register information for crash
106bd063a73SJoel Goddard	 * reporting. It needs to return with x6
107bd063a73SJoel Goddard	 * pointing to a list of register names in ascii
108bd063a73SJoel Goddard	 * and x8 - x15 having values of registers to be
109bd063a73SJoel Goddard	 * reported.
110bd063a73SJoel Goddard	 * ---------------------------------------------
111bd063a73SJoel Goddard	 */
112bd063a73SJoel Goddard.section .rodata.neoverse_v2_regs, "aS"
113bd063a73SJoel Goddardneoverse_v2_regs:  /* The ascii list of register names to be reported */
114bd063a73SJoel Goddard	.asciz	"cpuectlr_el1", ""
115bd063a73SJoel Goddard
116bd063a73SJoel Goddardfunc neoverse_v2_cpu_reg_dump
117bd063a73SJoel Goddard	adr	x6, neoverse_v2_regs
118bd063a73SJoel Goddard	mrs	x8, NEOVERSE_V2_CPUECTLR_EL1
119bd063a73SJoel Goddard	ret
120bd063a73SJoel Goddardendfunc neoverse_v2_cpu_reg_dump
121bd063a73SJoel Goddard
122bd063a73SJoel Goddarddeclare_cpu_ops neoverse_v2, NEOVERSE_V2_MIDR, \
123bd063a73SJoel Goddard	neoverse_v2_reset_func, \
124bd063a73SJoel Goddard	neoverse_v2_core_pwr_dwn
125