1bd063a73SJoel Goddard/* 256bb1d17SArvind Ram Prakash * Copyright (c) 2021-2025, Arm Limited. All rights reserved. 3bd063a73SJoel Goddard * 4bd063a73SJoel Goddard * SPDX-License-Identifier: BSD-3-Clause 5bd063a73SJoel Goddard */ 6bd063a73SJoel Goddard 7bd063a73SJoel Goddard#include <arch.h> 8bd063a73SJoel Goddard#include <asm_macros.S> 9bd063a73SJoel Goddard#include <common/bl_common.h> 10bd063a73SJoel Goddard#include <neoverse_v2.h> 11bd063a73SJoel Goddard#include <cpu_macros.S> 12bd063a73SJoel Goddard#include <plat_macros.S> 13bd063a73SJoel Goddard#include "wa_cve_2022_23960_bhb_vector.S" 14bd063a73SJoel Goddard 15bd063a73SJoel Goddard/* Hardware handled coherency */ 16bd063a73SJoel Goddard#if HW_ASSISTED_COHERENCY == 0 17bd063a73SJoel Goddard#error "Neoverse V2 must be compiled with HW_ASSISTED_COHERENCY enabled" 18bd063a73SJoel Goddard#endif 19bd063a73SJoel Goddard 20bd063a73SJoel Goddard/* 64-bit only core */ 21bd063a73SJoel Goddard#if CTX_INCLUDE_AARCH32_REGS == 1 22bd063a73SJoel Goddard#error "Neoverse V2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23bd063a73SJoel Goddard#endif 24bd063a73SJoel Goddard 25*89dba82dSBoyan Karatotevcpu_reset_prologue neoverse_v2 26*89dba82dSBoyan Karatotev 27878464f0SSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 28878464f0SSona Mathewworkaround_reset_start neoverse_v2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 29878464f0SSona Mathew sysreg_bit_set NEOVERSE_V2_CPUECTLR_EL1, BIT(46) 30878464f0SSona Mathewworkaround_reset_end neoverse_v2, CVE(2024, 5660) 31878464f0SSona Mathew 32878464f0SSona Mathewcheck_erratum_ls neoverse_v2, CVE(2024, 5660), CPU_REV(0, 2) 33878464f0SSona Mathew 348852fb5bSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2331132), ERRATA_V2_2331132 358852fb5bSBipin Ravi sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_CNSRV, \ 368852fb5bSBipin Ravi NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_LSB, NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_WIDTH 378852fb5bSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2331132) 388852fb5bSBipin Ravi 398852fb5bSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2331132), CPU_REV(0, 2) 408852fb5bSBipin Ravi 41c0f8ce53SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2618597), ERRATA_V2_2618597 42c0f8ce53SBipin Ravi /* Disable retention control for WFI and WFE. */ 43c0f8ce53SBipin Ravi mrs x0, NEOVERSE_V2_CPUPWRCTLR_EL1 44c0f8ce53SBipin Ravi bfi x0, xzr, #NEOVERSE_V2_CPUPWRCTLR_EL1_WFI_RET_CTRL_SHIFT, \ 45c0f8ce53SBipin Ravi #NEOVERSE_V2_CPUPWRCTLR_EL1_WFI_RET_CTRL_WIDTH 46c0f8ce53SBipin Ravi bfi x0, xzr, #NEOVERSE_V2_CPUPWRCTLR_EL1_WFE_RET_CTRL_SHIFT, \ 47c0f8ce53SBipin Ravi #NEOVERSE_V2_CPUPWRCTLR_EL1_WFE_RET_CTRL_WIDTH 48c0f8ce53SBipin Ravi msr NEOVERSE_V2_CPUPWRCTLR_EL1, x0 49c0f8ce53SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2618597) 50c0f8ce53SBipin Ravi 51c0f8ce53SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2618597), CPU_REV(0, 1) 52c0f8ce53SBipin Ravi 53912c4090SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2662553), ERRATA_V2_2662553 54912c4090SBipin Ravi sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_STATIC_FULL, \ 55912c4090SBipin Ravi NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_LSB, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_WIDTH 56912c4090SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2662553) 57912c4090SBipin Ravi 58912c4090SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2662553), CPU_REV(0, 1) 59912c4090SBipin Ravi 60b0114025SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2719105), ERRATA_V2_2719105 61b0114025SBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR2_EL1, NEOVERSE_V2_CPUACTLR2_EL1_BIT_0 62b0114025SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2719105) 63b0114025SBipin Ravi 64b0114025SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2719105), CPU_REV(0, 1) 65b0114025SBipin Ravi 6658dd153cSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2743011), ERRATA_V2_2743011 6758dd153cSBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_55 6858dd153cSBipin Ravi sysreg_bit_clear NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_56 6958dd153cSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2743011) 7058dd153cSBipin Ravi 7158dd153cSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2743011), CPU_REV(0, 1) 7258dd153cSBipin Ravi 73ff342643SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2779510), ERRATA_V2_2779510 74ff342643SBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR3_EL1, NEOVERSE_V2_CPUACTLR3_EL1_BIT_47 75ff342643SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2779510) 76ff342643SBipin Ravi 77ff342643SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2779510), CPU_REV(0, 1) 78ff342643SBipin Ravi 7931a3da83SMoritz Fischerworkaround_runtime_start neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 8031a3da83SMoritz Fischer /* dsb before isb of power down sequence */ 8131a3da83SMoritz Fischer dsb sy 8231a3da83SMoritz Fischerworkaround_runtime_end neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 8331a3da83SMoritz Fischer 8431a3da83SMoritz Fischercheck_erratum_ls neoverse_v2, ERRATUM(2801372), CPU_REV(0, 1) 8531a3da83SMoritz Fischer 8631a3da83SMoritz Fischerworkaround_reset_start neoverse_v2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 8731a3da83SMoritz Fischer#if IMAGE_BL31 8831a3da83SMoritz Fischer /* 8931a3da83SMoritz Fischer * The Neoverse-V2 generic vectors are overridden to apply errata 9031a3da83SMoritz Fischer * mitigation on exception entry from lower ELs. 9131a3da83SMoritz Fischer */ 925039015aSMoritz Fischer override_vector_table wa_cve_vbar_neoverse_v2 9331a3da83SMoritz Fischer#endif /* IMAGE_BL31 */ 9431a3da83SMoritz Fischerworkaround_reset_end neoverse_v2, CVE(2022,23960) 9531a3da83SMoritz Fischer 9631a3da83SMoritz Fischercheck_erratum_chosen neoverse_v2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 9731a3da83SMoritz Fischer 98bd063a73SJoel Goddard#if WORKAROUND_CVE_2022_23960 99bd063a73SJoel Goddard wa_cve_2022_23960_bhb_vector_table NEOVERSE_V2_BHB_LOOP_COUNT, neoverse_v2 100bd063a73SJoel Goddard#endif /* WORKAROUND_CVE_2022_23960 */ 101bd063a73SJoel Goddard 10256bb1d17SArvind Ram Prakashworkaround_reset_start neoverse_v2, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 10356bb1d17SArvind Ram Prakash /* --------------------------------- 10456bb1d17SArvind Ram Prakash * Sets BIT41 of CPUACTLR6_EL1 which 10556bb1d17SArvind Ram Prakash * disables L1 Data cache prefetcher 10656bb1d17SArvind Ram Prakash * --------------------------------- 10756bb1d17SArvind Ram Prakash */ 10856bb1d17SArvind Ram Prakash sysreg_bit_set NEOVERSE_V2_CPUACTLR6_EL1, BIT(41) 10956bb1d17SArvind Ram Prakashworkaround_reset_end neoverse_v2, CVE(2024, 7881) 11056bb1d17SArvind Ram Prakash 11156bb1d17SArvind Ram Prakashcheck_erratum_chosen neoverse_v2, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 11256bb1d17SArvind Ram Prakash 113bd063a73SJoel Goddard /* ---------------------------------------------------- 114bd063a73SJoel Goddard * HW will do the cache maintenance while powering down 115bd063a73SJoel Goddard * ---------------------------------------------------- 116bd063a73SJoel Goddard */ 117bd063a73SJoel Goddardfunc neoverse_v2_core_pwr_dwn 118bd063a73SJoel Goddard /* --------------------------------------------------- 119bd063a73SJoel Goddard * Enable CPU power down bit in power control register 120bd063a73SJoel Goddard * --------------------------------------------------- 121bd063a73SJoel Goddard */ 1225039015aSMoritz Fischer sysreg_bit_set NEOVERSE_V2_CPUPWRCTLR_EL1, NEOVERSE_V2_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 123db9ee834SBoyan Karatotev apply_erratum neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372, NO_GET_CPU_REV 12431a3da83SMoritz Fischer 125bd063a73SJoel Goddard isb 126bd063a73SJoel Goddard ret 127bd063a73SJoel Goddardendfunc neoverse_v2_core_pwr_dwn 128bd063a73SJoel Goddard 12931a3da83SMoritz Fischercpu_reset_func_start neoverse_v2 130bd063a73SJoel Goddard /* Disable speculative loads */ 131bd063a73SJoel Goddard msr SSBS, xzr 1326aa5d1b3SYounghyun Park 1336aa5d1b3SYounghyun Park#if NEOVERSE_Vx_EXTERNAL_LLC 1346aa5d1b3SYounghyun Park /* Some systems may have External LLC, core needs to be made aware */ 1356aa5d1b3SYounghyun Park sysreg_bit_set NEOVERSE_V2_CPUECTLR_EL1, NEOVERSE_V2_CPUECTLR_EL1_EXTLLC_BIT 1366aa5d1b3SYounghyun Park#endif 13731a3da83SMoritz Fischercpu_reset_func_end neoverse_v2 138bd063a73SJoel Goddard 139bd063a73SJoel Goddard /* --------------------------------------------- 140bd063a73SJoel Goddard * This function provides Neoverse V2- 141bd063a73SJoel Goddard * specific register information for crash 142bd063a73SJoel Goddard * reporting. It needs to return with x6 143bd063a73SJoel Goddard * pointing to a list of register names in ascii 144bd063a73SJoel Goddard * and x8 - x15 having values of registers to be 145bd063a73SJoel Goddard * reported. 146bd063a73SJoel Goddard * --------------------------------------------- 147bd063a73SJoel Goddard */ 148bd063a73SJoel Goddard.section .rodata.neoverse_v2_regs, "aS" 149bd063a73SJoel Goddardneoverse_v2_regs: /* The ascii list of register names to be reported */ 150bd063a73SJoel Goddard .asciz "cpuectlr_el1", "" 151bd063a73SJoel Goddard 152bd063a73SJoel Goddardfunc neoverse_v2_cpu_reg_dump 153bd063a73SJoel Goddard adr x6, neoverse_v2_regs 154bd063a73SJoel Goddard mrs x8, NEOVERSE_V2_CPUECTLR_EL1 155bd063a73SJoel Goddard ret 156bd063a73SJoel Goddardendfunc neoverse_v2_cpu_reg_dump 157bd063a73SJoel Goddard 1588ae6b1adSArvind Ram Prakashdeclare_cpu_ops_wa_4 neoverse_v2, NEOVERSE_V2_MIDR, \ 159bd063a73SJoel Goddard neoverse_v2_reset_func, \ 1608ae6b1adSArvind Ram Prakash CPU_NO_EXTRA1_FUNC, \ 1618ae6b1adSArvind Ram Prakash CPU_NO_EXTRA2_FUNC, \ 1628ae6b1adSArvind Ram Prakash CPU_NO_EXTRA3_FUNC, \ 1638ae6b1adSArvind Ram Prakash check_erratum_neoverse_v2_7881, \ 164bd063a73SJoel Goddard neoverse_v2_core_pwr_dwn 165