1bd063a73SJoel Goddard/* 2*56bb1d17SArvind Ram Prakash * Copyright (c) 2021-2025, Arm Limited. All rights reserved. 3bd063a73SJoel Goddard * 4bd063a73SJoel Goddard * SPDX-License-Identifier: BSD-3-Clause 5bd063a73SJoel Goddard */ 6bd063a73SJoel Goddard 7bd063a73SJoel Goddard#include <arch.h> 8bd063a73SJoel Goddard#include <asm_macros.S> 9bd063a73SJoel Goddard#include <common/bl_common.h> 10bd063a73SJoel Goddard#include <neoverse_v2.h> 11bd063a73SJoel Goddard#include <cpu_macros.S> 12bd063a73SJoel Goddard#include <plat_macros.S> 13bd063a73SJoel Goddard#include "wa_cve_2022_23960_bhb_vector.S" 14bd063a73SJoel Goddard 15bd063a73SJoel Goddard/* Hardware handled coherency */ 16bd063a73SJoel Goddard#if HW_ASSISTED_COHERENCY == 0 17bd063a73SJoel Goddard#error "Neoverse V2 must be compiled with HW_ASSISTED_COHERENCY enabled" 18bd063a73SJoel Goddard#endif 19bd063a73SJoel Goddard 20bd063a73SJoel Goddard/* 64-bit only core */ 21bd063a73SJoel Goddard#if CTX_INCLUDE_AARCH32_REGS == 1 22bd063a73SJoel Goddard#error "Neoverse V2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23bd063a73SJoel Goddard#endif 24bd063a73SJoel Goddard 25878464f0SSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 26878464f0SSona Mathewworkaround_reset_start neoverse_v2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 27878464f0SSona Mathew sysreg_bit_set NEOVERSE_V2_CPUECTLR_EL1, BIT(46) 28878464f0SSona Mathewworkaround_reset_end neoverse_v2, CVE(2024, 5660) 29878464f0SSona Mathew 30878464f0SSona Mathewcheck_erratum_ls neoverse_v2, CVE(2024, 5660), CPU_REV(0, 2) 31878464f0SSona Mathew 328852fb5bSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2331132), ERRATA_V2_2331132 338852fb5bSBipin Ravi sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_CNSRV, \ 348852fb5bSBipin Ravi NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_LSB, NEOVERSE_V2_CPUECTLR2_EL1_PF_MODE_WIDTH 358852fb5bSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2331132) 368852fb5bSBipin Ravi 378852fb5bSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2331132), CPU_REV(0, 2) 388852fb5bSBipin Ravi 39c0f8ce53SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2618597), ERRATA_V2_2618597 40c0f8ce53SBipin Ravi /* Disable retention control for WFI and WFE. */ 41c0f8ce53SBipin Ravi mrs x0, NEOVERSE_V2_CPUPWRCTLR_EL1 42c0f8ce53SBipin Ravi bfi x0, xzr, #NEOVERSE_V2_CPUPWRCTLR_EL1_WFI_RET_CTRL_SHIFT, \ 43c0f8ce53SBipin Ravi #NEOVERSE_V2_CPUPWRCTLR_EL1_WFI_RET_CTRL_WIDTH 44c0f8ce53SBipin Ravi bfi x0, xzr, #NEOVERSE_V2_CPUPWRCTLR_EL1_WFE_RET_CTRL_SHIFT, \ 45c0f8ce53SBipin Ravi #NEOVERSE_V2_CPUPWRCTLR_EL1_WFE_RET_CTRL_WIDTH 46c0f8ce53SBipin Ravi msr NEOVERSE_V2_CPUPWRCTLR_EL1, x0 47c0f8ce53SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2618597) 48c0f8ce53SBipin Ravi 49c0f8ce53SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2618597), CPU_REV(0, 1) 50c0f8ce53SBipin Ravi 51912c4090SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2662553), ERRATA_V2_2662553 52912c4090SBipin Ravi sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_STATIC_FULL, \ 53912c4090SBipin Ravi NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_LSB, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_WIDTH 54912c4090SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2662553) 55912c4090SBipin Ravi 56912c4090SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2662553), CPU_REV(0, 1) 57912c4090SBipin Ravi 58b0114025SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2719105), ERRATA_V2_2719105 59b0114025SBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR2_EL1, NEOVERSE_V2_CPUACTLR2_EL1_BIT_0 60b0114025SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2719105) 61b0114025SBipin Ravi 62b0114025SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2719105), CPU_REV(0, 1) 63b0114025SBipin Ravi 6458dd153cSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2743011), ERRATA_V2_2743011 6558dd153cSBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_55 6658dd153cSBipin Ravi sysreg_bit_clear NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_56 6758dd153cSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2743011) 6858dd153cSBipin Ravi 6958dd153cSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2743011), CPU_REV(0, 1) 7058dd153cSBipin Ravi 71ff342643SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2779510), ERRATA_V2_2779510 72ff342643SBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR3_EL1, NEOVERSE_V2_CPUACTLR3_EL1_BIT_47 73ff342643SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2779510) 74ff342643SBipin Ravi 75ff342643SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2779510), CPU_REV(0, 1) 76ff342643SBipin Ravi 7731a3da83SMoritz Fischerworkaround_runtime_start neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 7831a3da83SMoritz Fischer /* dsb before isb of power down sequence */ 7931a3da83SMoritz Fischer dsb sy 8031a3da83SMoritz Fischerworkaround_runtime_end neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 8131a3da83SMoritz Fischer 8231a3da83SMoritz Fischercheck_erratum_ls neoverse_v2, ERRATUM(2801372), CPU_REV(0, 1) 8331a3da83SMoritz Fischer 8431a3da83SMoritz Fischerworkaround_reset_start neoverse_v2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 8531a3da83SMoritz Fischer#if IMAGE_BL31 8631a3da83SMoritz Fischer /* 8731a3da83SMoritz Fischer * The Neoverse-V2 generic vectors are overridden to apply errata 8831a3da83SMoritz Fischer * mitigation on exception entry from lower ELs. 8931a3da83SMoritz Fischer */ 905039015aSMoritz Fischer override_vector_table wa_cve_vbar_neoverse_v2 9131a3da83SMoritz Fischer#endif /* IMAGE_BL31 */ 9231a3da83SMoritz Fischerworkaround_reset_end neoverse_v2, CVE(2022,23960) 9331a3da83SMoritz Fischer 9431a3da83SMoritz Fischercheck_erratum_chosen neoverse_v2, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 9531a3da83SMoritz Fischer 96bd063a73SJoel Goddard#if WORKAROUND_CVE_2022_23960 97bd063a73SJoel Goddard wa_cve_2022_23960_bhb_vector_table NEOVERSE_V2_BHB_LOOP_COUNT, neoverse_v2 98bd063a73SJoel Goddard#endif /* WORKAROUND_CVE_2022_23960 */ 99bd063a73SJoel Goddard 100*56bb1d17SArvind Ram Prakashworkaround_reset_start neoverse_v2, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 101*56bb1d17SArvind Ram Prakash /* --------------------------------- 102*56bb1d17SArvind Ram Prakash * Sets BIT41 of CPUACTLR6_EL1 which 103*56bb1d17SArvind Ram Prakash * disables L1 Data cache prefetcher 104*56bb1d17SArvind Ram Prakash * --------------------------------- 105*56bb1d17SArvind Ram Prakash */ 106*56bb1d17SArvind Ram Prakash sysreg_bit_set NEOVERSE_V2_CPUACTLR6_EL1, BIT(41) 107*56bb1d17SArvind Ram Prakashworkaround_reset_end neoverse_v2, CVE(2024, 7881) 108*56bb1d17SArvind Ram Prakash 109*56bb1d17SArvind Ram Prakashcheck_erratum_chosen neoverse_v2, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 110*56bb1d17SArvind Ram Prakash 111bd063a73SJoel Goddard /* ---------------------------------------------------- 112bd063a73SJoel Goddard * HW will do the cache maintenance while powering down 113bd063a73SJoel Goddard * ---------------------------------------------------- 114bd063a73SJoel Goddard */ 115bd063a73SJoel Goddardfunc neoverse_v2_core_pwr_dwn 116bd063a73SJoel Goddard /* --------------------------------------------------- 117bd063a73SJoel Goddard * Enable CPU power down bit in power control register 118bd063a73SJoel Goddard * --------------------------------------------------- 119bd063a73SJoel Goddard */ 1205039015aSMoritz Fischer sysreg_bit_set NEOVERSE_V2_CPUPWRCTLR_EL1, NEOVERSE_V2_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 121db9ee834SBoyan Karatotev apply_erratum neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372, NO_GET_CPU_REV 12231a3da83SMoritz Fischer 123bd063a73SJoel Goddard isb 124bd063a73SJoel Goddard ret 125bd063a73SJoel Goddardendfunc neoverse_v2_core_pwr_dwn 126bd063a73SJoel Goddard 12731a3da83SMoritz Fischercpu_reset_func_start neoverse_v2 128bd063a73SJoel Goddard /* Disable speculative loads */ 129bd063a73SJoel Goddard msr SSBS, xzr 1306aa5d1b3SYounghyun Park 1316aa5d1b3SYounghyun Park#if NEOVERSE_Vx_EXTERNAL_LLC 1326aa5d1b3SYounghyun Park /* Some systems may have External LLC, core needs to be made aware */ 1336aa5d1b3SYounghyun Park sysreg_bit_set NEOVERSE_V2_CPUECTLR_EL1, NEOVERSE_V2_CPUECTLR_EL1_EXTLLC_BIT 1346aa5d1b3SYounghyun Park#endif 13531a3da83SMoritz Fischercpu_reset_func_end neoverse_v2 136bd063a73SJoel Goddard 137bd063a73SJoel Goddard /* --------------------------------------------- 138bd063a73SJoel Goddard * This function provides Neoverse V2- 139bd063a73SJoel Goddard * specific register information for crash 140bd063a73SJoel Goddard * reporting. It needs to return with x6 141bd063a73SJoel Goddard * pointing to a list of register names in ascii 142bd063a73SJoel Goddard * and x8 - x15 having values of registers to be 143bd063a73SJoel Goddard * reported. 144bd063a73SJoel Goddard * --------------------------------------------- 145bd063a73SJoel Goddard */ 146bd063a73SJoel Goddard.section .rodata.neoverse_v2_regs, "aS" 147bd063a73SJoel Goddardneoverse_v2_regs: /* The ascii list of register names to be reported */ 148bd063a73SJoel Goddard .asciz "cpuectlr_el1", "" 149bd063a73SJoel Goddard 150bd063a73SJoel Goddardfunc neoverse_v2_cpu_reg_dump 151bd063a73SJoel Goddard adr x6, neoverse_v2_regs 152bd063a73SJoel Goddard mrs x8, NEOVERSE_V2_CPUECTLR_EL1 153bd063a73SJoel Goddard ret 154bd063a73SJoel Goddardendfunc neoverse_v2_cpu_reg_dump 155bd063a73SJoel Goddard 156bd063a73SJoel Goddarddeclare_cpu_ops neoverse_v2, NEOVERSE_V2_MIDR, \ 157bd063a73SJoel Goddard neoverse_v2_reset_func, \ 158bd063a73SJoel Goddard neoverse_v2_core_pwr_dwn 159