1bd063a73SJoel Goddard/* 256bb1d17SArvind Ram Prakash * Copyright (c) 2021-2025, Arm Limited. All rights reserved. 3bd063a73SJoel Goddard * 4bd063a73SJoel Goddard * SPDX-License-Identifier: BSD-3-Clause 5bd063a73SJoel Goddard */ 6bd063a73SJoel Goddard 7bd063a73SJoel Goddard#include <arch.h> 8bd063a73SJoel Goddard#include <asm_macros.S> 9bd063a73SJoel Goddard#include <common/bl_common.h> 10bd063a73SJoel Goddard#include <neoverse_v2.h> 11bd063a73SJoel Goddard#include <cpu_macros.S> 12bd063a73SJoel Goddard#include <plat_macros.S> 13bd063a73SJoel Goddard#include "wa_cve_2022_23960_bhb_vector.S" 14bd063a73SJoel Goddard 15bd063a73SJoel Goddard/* Hardware handled coherency */ 16bd063a73SJoel Goddard#if HW_ASSISTED_COHERENCY == 0 17bd063a73SJoel Goddard#error "Neoverse V2 must be compiled with HW_ASSISTED_COHERENCY enabled" 18bd063a73SJoel Goddard#endif 19bd063a73SJoel Goddard 20bd063a73SJoel Goddard/* 64-bit only core */ 21bd063a73SJoel Goddard#if CTX_INCLUDE_AARCH32_REGS == 1 22bd063a73SJoel Goddard#error "Neoverse V2 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23bd063a73SJoel Goddard#endif 24bd063a73SJoel Goddard 2598ea7329SArvind Ram Prakash.global check_erratum_neoverse_v2_3701771 2698ea7329SArvind Ram Prakash 2789dba82dSBoyan Karatotevcpu_reset_prologue neoverse_v2 2889dba82dSBoyan Karatotev 29c0f8ce53SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2618597), ERRATA_V2_2618597 30c0f8ce53SBipin Ravi /* Disable retention control for WFI and WFE. */ 31c0f8ce53SBipin Ravi mrs x0, NEOVERSE_V2_CPUPWRCTLR_EL1 32c0f8ce53SBipin Ravi bfi x0, xzr, #NEOVERSE_V2_CPUPWRCTLR_EL1_WFI_RET_CTRL_SHIFT, \ 33c0f8ce53SBipin Ravi #NEOVERSE_V2_CPUPWRCTLR_EL1_WFI_RET_CTRL_WIDTH 34c0f8ce53SBipin Ravi bfi x0, xzr, #NEOVERSE_V2_CPUPWRCTLR_EL1_WFE_RET_CTRL_SHIFT, \ 35c0f8ce53SBipin Ravi #NEOVERSE_V2_CPUPWRCTLR_EL1_WFE_RET_CTRL_WIDTH 36c0f8ce53SBipin Ravi msr NEOVERSE_V2_CPUPWRCTLR_EL1, x0 37c0f8ce53SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2618597) 38c0f8ce53SBipin Ravi 39c0f8ce53SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2618597), CPU_REV(0, 1) 40c0f8ce53SBipin Ravi 41912c4090SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2662553), ERRATA_V2_2662553 42912c4090SBipin Ravi sysreg_bitfield_insert NEOVERSE_V2_CPUECTLR2_EL1, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_STATIC_FULL, \ 43912c4090SBipin Ravi NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_LSB, NEOVERSE_V2_CPUECTLR2_EL1_TXREQ_WIDTH 44912c4090SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2662553) 45912c4090SBipin Ravi 46912c4090SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2662553), CPU_REV(0, 1) 47912c4090SBipin Ravi 48b0114025SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2719105), ERRATA_V2_2719105 49b0114025SBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR2_EL1, NEOVERSE_V2_CPUACTLR2_EL1_BIT_0 50b0114025SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2719105) 51b0114025SBipin Ravi 52b0114025SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2719105), CPU_REV(0, 1) 53b0114025SBipin Ravi 5458dd153cSBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2743011), ERRATA_V2_2743011 5558dd153cSBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_55 5658dd153cSBipin Ravi sysreg_bit_clear NEOVERSE_V2_CPUACTLR5_EL1, NEOVERSE_V2_CPUACTLR5_EL1_BIT_56 5758dd153cSBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2743011) 5858dd153cSBipin Ravi 5958dd153cSBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2743011), CPU_REV(0, 1) 6058dd153cSBipin Ravi 61ff342643SBipin Raviworkaround_reset_start neoverse_v2, ERRATUM(2779510), ERRATA_V2_2779510 62ff342643SBipin Ravi sysreg_bit_set NEOVERSE_V2_CPUACTLR3_EL1, NEOVERSE_V2_CPUACTLR3_EL1_BIT_47 63ff342643SBipin Raviworkaround_reset_end neoverse_v2, ERRATUM(2779510) 64ff342643SBipin Ravi 65ff342643SBipin Ravicheck_erratum_ls neoverse_v2, ERRATUM(2779510), CPU_REV(0, 1) 66ff342643SBipin Ravi 6731a3da83SMoritz Fischerworkaround_runtime_start neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 6831a3da83SMoritz Fischer /* dsb before isb of power down sequence */ 6931a3da83SMoritz Fischer dsb sy 7031a3da83SMoritz Fischerworkaround_runtime_end neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 7131a3da83SMoritz Fischer 7231a3da83SMoritz Fischercheck_erratum_ls neoverse_v2, ERRATUM(2801372), CPU_REV(0, 1) 7331a3da83SMoritz Fischer 7498ea7329SArvind Ram Prakashadd_erratum_entry neoverse_v2, ERRATUM(3701771), ERRATA_V2_3701771 7598ea7329SArvind Ram Prakash 7698ea7329SArvind Ram Prakashcheck_erratum_ls neoverse_v2, ERRATUM(3701771), CPU_REV(0, 2) 7798ea7329SArvind Ram Prakash 787d947650SArvind Ram Prakashworkaround_reset_start neoverse_v2, ERRATUM(3841324), ERRATA_V2_3841324 797d947650SArvind Ram Prakash sysreg_bit_set NEOVERSE_V2_CPUACTLR_EL1, BIT(1) 807d947650SArvind Ram Prakashworkaround_reset_end neoverse_v2, ERRATUM(3841324) 817d947650SArvind Ram Prakash 827d947650SArvind Ram Prakashcheck_erratum_ls neoverse_v2, ERRATUM(3841324), CPU_REV(0, 1) 837d947650SArvind Ram Prakash 8431a3da83SMoritz Fischerworkaround_reset_start neoverse_v2, CVE(2022,23960), WORKAROUND_CVE_2022_23960 8531a3da83SMoritz Fischer#if IMAGE_BL31 8631a3da83SMoritz Fischer /* 8731a3da83SMoritz Fischer * The Neoverse-V2 generic vectors are overridden to apply errata 8831a3da83SMoritz Fischer * mitigation on exception entry from lower ELs. 8931a3da83SMoritz Fischer */ 905039015aSMoritz Fischer override_vector_table wa_cve_vbar_neoverse_v2 9131a3da83SMoritz Fischer#endif /* IMAGE_BL31 */ 9231a3da83SMoritz Fischerworkaround_reset_end neoverse_v2, CVE(2022,23960) 9331a3da83SMoritz Fischer 94*3084363cSGovindraj Rajacheck_erratum_ls neoverse_v2, CVE(2022, 23960), CPU_REV(0, 0) 9531a3da83SMoritz Fischer 96174ed618SSona Mathew/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 97174ed618SSona Mathewworkaround_reset_start neoverse_v2, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 98174ed618SSona Mathew sysreg_bit_set NEOVERSE_V2_CPUECTLR_EL1, BIT(46) 99174ed618SSona Mathewworkaround_reset_end neoverse_v2, CVE(2024, 5660) 100174ed618SSona Mathew 101174ed618SSona Mathewcheck_erratum_ls neoverse_v2, CVE(2024, 5660), CPU_REV(0, 2) 102174ed618SSona Mathew 103bd063a73SJoel Goddard#if WORKAROUND_CVE_2022_23960 104bd063a73SJoel Goddard wa_cve_2022_23960_bhb_vector_table NEOVERSE_V2_BHB_LOOP_COUNT, neoverse_v2 105bd063a73SJoel Goddard#endif /* WORKAROUND_CVE_2022_23960 */ 106bd063a73SJoel Goddard 10756bb1d17SArvind Ram Prakashworkaround_reset_start neoverse_v2, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 10856bb1d17SArvind Ram Prakash /* --------------------------------- 10956bb1d17SArvind Ram Prakash * Sets BIT41 of CPUACTLR6_EL1 which 11056bb1d17SArvind Ram Prakash * disables L1 Data cache prefetcher 11156bb1d17SArvind Ram Prakash * --------------------------------- 11256bb1d17SArvind Ram Prakash */ 11356bb1d17SArvind Ram Prakash sysreg_bit_set NEOVERSE_V2_CPUACTLR6_EL1, BIT(41) 11456bb1d17SArvind Ram Prakashworkaround_reset_end neoverse_v2, CVE(2024, 7881) 11556bb1d17SArvind Ram Prakash 11656bb1d17SArvind Ram Prakashcheck_erratum_chosen neoverse_v2, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 11756bb1d17SArvind Ram Prakash 118bd063a73SJoel Goddard /* ---------------------------------------------------- 119bd063a73SJoel Goddard * HW will do the cache maintenance while powering down 120bd063a73SJoel Goddard * ---------------------------------------------------- 121bd063a73SJoel Goddard */ 122bd063a73SJoel Goddardfunc neoverse_v2_core_pwr_dwn 123bd063a73SJoel Goddard /* --------------------------------------------------- 124bd063a73SJoel Goddard * Enable CPU power down bit in power control register 125bd063a73SJoel Goddard * --------------------------------------------------- 126bd063a73SJoel Goddard */ 1275039015aSMoritz Fischer sysreg_bit_set NEOVERSE_V2_CPUPWRCTLR_EL1, NEOVERSE_V2_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 128645917abSBoyan Karatotev apply_erratum neoverse_v2, ERRATUM(2801372), ERRATA_V2_2801372 12931a3da83SMoritz Fischer 130bd063a73SJoel Goddard isb 131bd063a73SJoel Goddard ret 132bd063a73SJoel Goddardendfunc neoverse_v2_core_pwr_dwn 133bd063a73SJoel Goddard 13431a3da83SMoritz Fischercpu_reset_func_start neoverse_v2 135bd063a73SJoel Goddard /* Disable speculative loads */ 136bd063a73SJoel Goddard msr SSBS, xzr 1376aa5d1b3SYounghyun Park 1386aa5d1b3SYounghyun Park#if NEOVERSE_Vx_EXTERNAL_LLC 1396aa5d1b3SYounghyun Park /* Some systems may have External LLC, core needs to be made aware */ 1406aa5d1b3SYounghyun Park sysreg_bit_set NEOVERSE_V2_CPUECTLR_EL1, NEOVERSE_V2_CPUECTLR_EL1_EXTLLC_BIT 1416aa5d1b3SYounghyun Park#endif 14231a3da83SMoritz Fischercpu_reset_func_end neoverse_v2 143bd063a73SJoel Goddard 144bd063a73SJoel Goddard /* --------------------------------------------- 145bd063a73SJoel Goddard * This function provides Neoverse V2- 146bd063a73SJoel Goddard * specific register information for crash 147bd063a73SJoel Goddard * reporting. It needs to return with x6 148bd063a73SJoel Goddard * pointing to a list of register names in ascii 149bd063a73SJoel Goddard * and x8 - x15 having values of registers to be 150bd063a73SJoel Goddard * reported. 151bd063a73SJoel Goddard * --------------------------------------------- 152bd063a73SJoel Goddard */ 153bd063a73SJoel Goddard.section .rodata.neoverse_v2_regs, "aS" 154bd063a73SJoel Goddardneoverse_v2_regs: /* The ascii list of register names to be reported */ 155bd063a73SJoel Goddard .asciz "cpuectlr_el1", "" 156bd063a73SJoel Goddard 157bd063a73SJoel Goddardfunc neoverse_v2_cpu_reg_dump 158bd063a73SJoel Goddard adr x6, neoverse_v2_regs 159bd063a73SJoel Goddard mrs x8, NEOVERSE_V2_CPUECTLR_EL1 160bd063a73SJoel Goddard ret 161bd063a73SJoel Goddardendfunc neoverse_v2_cpu_reg_dump 162bd063a73SJoel Goddard 163fd04156eSArvind Ram Prakashdeclare_cpu_ops neoverse_v2, NEOVERSE_V2_MIDR, \ 164bd063a73SJoel Goddard neoverse_v2_reset_func, \ 165bd063a73SJoel Goddard neoverse_v2_core_pwr_dwn 166