1b04ea14bSJohn Tsichritzis/* 21ca5c887Slaurenw-arm * Copyright (c) 2017-2023, Arm Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9b04ea14bSJohn Tsichritzis#include <cpuamu.h> 10b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 1125bbbd2dSJavier Almansa Sobrino#include <neoverse_n1.h> 121fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S" 13b04ea14bSJohn Tsichritzis 14076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 15076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 16076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 17076b5f02SJohn Tsichritzis#endif 18076b5f02SJohn Tsichritzis 19629d04f5SJohn Tsichritzis/* 64-bit only core */ 20629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 21629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 22629d04f5SJohn Tsichritzis#endif 23629d04f5SJohn Tsichritzis 2480942622Slaurenw-arm .global neoverse_n1_errata_ic_trap_handler 2580942622Slaurenw-arm 261fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960 271fe4a9d1SBipin Ravi wa_cve_2022_23960_bhb_vector_table NEOVERSE_N1_BHB_LOOP_COUNT, neoverse_n1 281fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */ 291fe4a9d1SBipin Ravi 30*f86098a6Slaurenw-arm/* 31*f86098a6Slaurenw-arm * ERRATA_DSU_936184: 32*f86098a6Slaurenw-arm * The errata is defined in dsu_helpers.S and applies to Neoverse N1. 33*f86098a6Slaurenw-arm * Henceforth creating symbolic names to the already existing errata 34*f86098a6Slaurenw-arm * workaround functions to get them registered under the Errata Framework. 35b04ea14bSJohn Tsichritzis */ 36*f86098a6Slaurenw-arm.equ check_erratum_neoverse_n1_936184, check_errata_dsu_936184 37*f86098a6Slaurenw-arm.equ erratum_neoverse_n1_936184_wa, errata_dsu_936184_wa 38*f86098a6Slaurenw-armadd_erratum_entry neoverse_n1, ERRATUM(936184), ERRATA_DSU_936184, APPLY_AT_RESET 39b04ea14bSJohn Tsichritzis 40*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1043202), ERRATA_N1_1043202 41b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 42b04ea14bSJohn Tsichritzis ldr x0, =0x0 43b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 44b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 45b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 46b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 47b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 48b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 49b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 50*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1043202) 51b04ea14bSJohn Tsichritzis 52*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1043202), CPU_REV(1, 0) 53b04ea14bSJohn Tsichritzis 54*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1073348), ERRATA_N1_1073348 55a601afe1Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 56a601afe1Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6 57a601afe1Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 58*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1073348) 59a601afe1Slauwal01 60*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1073348), CPU_REV(1, 0) 61a601afe1Slauwal01 62*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1130799), ERRATA_N1_1130799 63e34606f2Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 64e34606f2Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59 65e34606f2Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 66*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1130799) 67e34606f2Slauwal01 68*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1130799), CPU_REV(2, 0) 69e34606f2Slauwal01 70*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1165347), ERRATA_N1_1165347 712017ab24Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 722017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0 732017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15 742017ab24Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 75*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1165347) 762017ab24Slauwal01 77*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1165347), CPU_REV(2, 0) 782017ab24Slauwal01 79*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1207823), ERRATA_N1_1207823 80ef5fa7d4Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 81ef5fa7d4Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11 82ef5fa7d4Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 83*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1207823) 84ef5fa7d4Slauwal01 85*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1207823), CPU_REV(2, 0) 86ef5fa7d4Slauwal01 87*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1220197), ERRATA_N1_1220197 889eceb020Slauwal01 mrs x1, NEOVERSE_N1_CPUECTLR_EL1 899eceb020Slauwal01 orr x1, x1, NEOVERSE_N1_WS_THR_L2_MASK 909eceb020Slauwal01 msr NEOVERSE_N1_CPUECTLR_EL1, x1 91*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1220197) 929eceb020Slauwal01 93*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1220197), CPU_REV(2, 0) 949eceb020Slauwal01 95*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1257314), ERRATA_N1_1257314 96335b3c79Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR3_EL1 97335b3c79Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10 98335b3c79Slauwal01 msr NEOVERSE_N1_CPUACTLR3_EL1, x1 99*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1257314) 100335b3c79Slauwal01 101*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1257314), CPU_REV(3, 0) 102335b3c79Slauwal01 103*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1262606), ERRATA_N1_1262606 104411f4959Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 105411f4959Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 106411f4959Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 107*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1262606) 108411f4959Slauwal01 109*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1262606), CPU_REV(3, 0) 110411f4959Slauwal01 111*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1262888), ERRATA_N1_1262888 11211c48370Slauwal01 mrs x1, NEOVERSE_N1_CPUECTLR_EL1 11311c48370Slauwal01 orr x1, x1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT 11411c48370Slauwal01 msr NEOVERSE_N1_CPUECTLR_EL1, x1 115*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1262888) 11611c48370Slauwal01 117*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1262888), CPU_REV(3, 0) 11811c48370Slauwal01 119*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1275112), ERRATA_N1_1275112 1204d8801feSlauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 1214d8801feSlauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 1224d8801feSlauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 123*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1275112) 1244d8801feSlauwal01 125*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1275112), CPU_REV(3, 0) 1264d8801feSlauwal01 127*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1315703), ERRATA_N1_1315703 1285f5d0763SAndre Przywara mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 1295f5d0763SAndre Przywara orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 1305f5d0763SAndre Przywara msr NEOVERSE_N1_CPUACTLR2_EL1, x0 131*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1315703) 1325f5d0763SAndre Przywara 133*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1315703), CPU_REV(3, 0) 1345f5d0763SAndre Przywara 135*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1542419), ERRATA_N1_1542419 13680942622Slaurenw-arm /* Apply instruction patching sequence */ 13780942622Slaurenw-arm ldr x0, =0x0 13880942622Slaurenw-arm msr CPUPSELR_EL3, x0 13980942622Slaurenw-arm ldr x0, =0xEE670D35 14080942622Slaurenw-arm msr CPUPOR_EL3, x0 14180942622Slaurenw-arm ldr x0, =0xFFFF0FFF 14280942622Slaurenw-arm msr CPUPMR_EL3, x0 14380942622Slaurenw-arm ldr x0, =0x08000020007D 14480942622Slaurenw-arm msr CPUPCR_EL3, x0 14580942622Slaurenw-arm isb 146*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1542419) 14780942622Slaurenw-arm 148*f86098a6Slaurenw-armcheck_erratum_range neoverse_n1, ERRATUM(1542419), CPU_REV(3, 0), CPU_REV(4, 0) 14980942622Slaurenw-arm 150*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1868343), ERRATA_N1_1868343 15161f0ffc4Sjohpow01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 15261f0ffc4Sjohpow01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 15361f0ffc4Sjohpow01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 154*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1868343) 15561f0ffc4Sjohpow01 156*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1868343), CPU_REV(4, 0) 15761f0ffc4Sjohpow01 158*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1946160), ERRATA_N1_1946160 159263ee781Sjohpow01 mov x0, #3 160263ee781Sjohpow01 msr S3_6_C15_C8_0, x0 161263ee781Sjohpow01 ldr x0, =0x10E3900002 162263ee781Sjohpow01 msr S3_6_C15_C8_2, x0 163263ee781Sjohpow01 ldr x0, =0x10FFF00083 164263ee781Sjohpow01 msr S3_6_C15_C8_3, x0 165263ee781Sjohpow01 ldr x0, =0x2001003FF 166263ee781Sjohpow01 msr S3_6_C15_C8_1, x0 167263ee781Sjohpow01 mov x0, #4 168263ee781Sjohpow01 msr S3_6_C15_C8_0, x0 169263ee781Sjohpow01 ldr x0, =0x10E3800082 170263ee781Sjohpow01 msr S3_6_C15_C8_2, x0 171263ee781Sjohpow01 ldr x0, =0x10FFF00083 172263ee781Sjohpow01 msr S3_6_C15_C8_3, x0 173263ee781Sjohpow01 ldr x0, =0x2001003FF 174263ee781Sjohpow01 msr S3_6_C15_C8_1, x0 175263ee781Sjohpow01 mov x0, #5 176263ee781Sjohpow01 msr S3_6_C15_C8_0, x0 177263ee781Sjohpow01 ldr x0, =0x10E3800200 178263ee781Sjohpow01 msr S3_6_C15_C8_2, x0 179263ee781Sjohpow01 ldr x0, =0x10FFF003E0 180263ee781Sjohpow01 msr S3_6_C15_C8_3, x0 181263ee781Sjohpow01 ldr x0, =0x2001003FF 182263ee781Sjohpow01 msr S3_6_C15_C8_1, x0 183263ee781Sjohpow01 isb 184*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1946160) 185263ee781Sjohpow01 186*f86098a6Slaurenw-armcheck_erratum_range neoverse_n1, ERRATUM(1946160), CPU_REV(3, 0), CPU_REV(4, 1) 187263ee781Sjohpow01 188*f86098a6Slaurenw-armworkaround_runtime_start neoverse_n1, ERRATUM(2743102), ERRATA_N1_2743102 1898ce40503SBipin Ravi /* dsb before isb of power down sequence */ 1908ce40503SBipin Ravi dsb sy 191*f86098a6Slaurenw-armworkaround_runtime_end neoverse_n1, ERRATUM(2743102) 1928ce40503SBipin Ravi 193*f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(2743102), CPU_REV(4, 1) 1948ce40503SBipin Ravi 195*f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 196*f86098a6Slaurenw-arm#if IMAGE_BL31 197*f86098a6Slaurenw-arm /* 198*f86098a6Slaurenw-arm * The Neoverse-N1 generic vectors are overridden to apply errata 199*f86098a6Slaurenw-arm * mitigation on exception entry from lower ELs. 200*f86098a6Slaurenw-arm */ 201*f86098a6Slaurenw-arm adr x0, wa_cve_vbar_neoverse_n1 202*f86098a6Slaurenw-arm msr vbar_el3, x0 203*f86098a6Slaurenw-arm#endif /* IMAGE_BL31 */ 204*f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, CVE(2022, 23960) 205*f86098a6Slaurenw-arm 206*f86098a6Slaurenw-armcheck_erratum_chosen neoverse_n1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 2071fe4a9d1SBipin Ravi 2081ca5c887Slaurenw-arm/* -------------------------------------------------- 2091ca5c887Slaurenw-arm * Disable speculative loads if Neoverse N1 supports 2101ca5c887Slaurenw-arm * SSBS. 2111ca5c887Slaurenw-arm * 2121ca5c887Slaurenw-arm * Shall clobber: x0. 2131ca5c887Slaurenw-arm * -------------------------------------------------- 2141ca5c887Slaurenw-arm */ 2151ca5c887Slaurenw-armfunc neoverse_n1_disable_speculative_loads 2161ca5c887Slaurenw-arm /* Check if the PE implements SSBS */ 2171ca5c887Slaurenw-arm mrs x0, id_aa64pfr1_el1 2181ca5c887Slaurenw-arm tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 2191ca5c887Slaurenw-arm b.eq 1f 2201ca5c887Slaurenw-arm 2211ca5c887Slaurenw-arm /* Disable speculative loads */ 2221ca5c887Slaurenw-arm msr SSBS, xzr 2231ca5c887Slaurenw-arm 2241ca5c887Slaurenw-arm1: 2251ca5c887Slaurenw-arm ret 2261ca5c887Slaurenw-armendfunc neoverse_n1_disable_speculative_loads 2271ca5c887Slaurenw-arm 228*f86098a6Slaurenw-armcpu_reset_func_start neoverse_n1 229eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 2308074448fSJohn Tsichritzis 231632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 232632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 233632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 234632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 235632ab3ebSLouis Mayencourt isb 236632ab3ebSLouis Mayencourt 237d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU 238b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 239b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 240da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 241b04ea14bSJohn Tsichritzis msr actlr_el3, x0 242b04ea14bSJohn Tsichritzis 243b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 244b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 245da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 246b04ea14bSJohn Tsichritzis msr actlr_el2, x0 247b04ea14bSJohn Tsichritzis 248b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 249da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 250b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 251b04ea14bSJohn Tsichritzis#endif 252bb2f077aSLouis Mayencourt 25325bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 254f2d6b4eeSManish Pandey /* Some system may have External LLC, core needs to be made aware */ 255f2d6b4eeSManish Pandey mrs x0, NEOVERSE_N1_CPUECTLR_EL1 256f2d6b4eeSManish Pandey orr x0, x0, NEOVERSE_N1_CPUECTLR_EL1_EXTLLC_BIT 257f2d6b4eeSManish Pandey msr NEOVERSE_N1_CPUECTLR_EL1, x0 258f2d6b4eeSManish Pandey#endif 259*f86098a6Slaurenw-armcpu_reset_func_end neoverse_n1 260b04ea14bSJohn Tsichritzis 261b04ea14bSJohn Tsichritzis /* --------------------------------------------- 262b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 263b04ea14bSJohn Tsichritzis * --------------------------------------------- 264b04ea14bSJohn Tsichritzis */ 265da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 266b04ea14bSJohn Tsichritzis /* --------------------------------------------- 267b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 268b04ea14bSJohn Tsichritzis * --------------------------------------------- 269b04ea14bSJohn Tsichritzis */ 270da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 271da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 272da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 2738ce40503SBipin Ravi#if ERRATA_N1_2743102 2748ce40503SBipin Ravi mov x15, x30 2758ce40503SBipin Ravi bl cpu_get_rev_var 276*f86098a6Slaurenw-arm bl erratum_neoverse_n1_2743102_wa 2778ce40503SBipin Ravi mov x30, x15 2788ce40503SBipin Ravi#endif /* ERRATA_N1_2743102 */ 279b04ea14bSJohn Tsichritzis isb 280b04ea14bSJohn Tsichritzis ret 281da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 282b04ea14bSJohn Tsichritzis 283*f86098a6Slaurenw-armerrata_report_shim neoverse_n1 284b04ea14bSJohn Tsichritzis 28580942622Slaurenw-arm/* 28680942622Slaurenw-arm * Handle trap of EL0 IC IVAU instructions to EL3 by executing a TLB 28780942622Slaurenw-arm * inner-shareable invalidation to an arbitrary address followed by a DSB. 28880942622Slaurenw-arm * 28980942622Slaurenw-arm * x1: Exception Syndrome 29080942622Slaurenw-arm */ 29180942622Slaurenw-armfunc neoverse_n1_errata_ic_trap_handler 29280942622Slaurenw-arm cmp x1, #NEOVERSE_N1_EC_IC_TRAP 29380942622Slaurenw-arm b.ne 1f 29480942622Slaurenw-arm tlbi vae3is, xzr 29580942622Slaurenw-arm dsb sy 29680942622Slaurenw-arm 29780942622Slaurenw-arm # Skip the IC instruction itself 29880942622Slaurenw-arm mrs x3, elr_el3 29980942622Slaurenw-arm add x3, x3, #4 30080942622Slaurenw-arm msr elr_el3, x3 30180942622Slaurenw-arm 30280942622Slaurenw-arm ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 30380942622Slaurenw-arm ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 30480942622Slaurenw-arm ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 30580942622Slaurenw-arm ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 30680942622Slaurenw-arm 30780942622Slaurenw-arm /* 30880942622Slaurenw-arm * Issue Error Synchronization Barrier to synchronize SErrors before 30980942622Slaurenw-arm * exiting EL3. We're running with EAs unmasked, so any synchronized 31080942622Slaurenw-arm * errors would be taken immediately; therefore no need to inspect 31180942622Slaurenw-arm * DISR_EL1 register. 31280942622Slaurenw-arm */ 31380942622Slaurenw-arm esb 314f461fe34SAnthony Steinhauser exception_return 31580942622Slaurenw-arm1: 31680942622Slaurenw-arm ret 31780942622Slaurenw-armendfunc neoverse_n1_errata_ic_trap_handler 31880942622Slaurenw-arm 319b04ea14bSJohn Tsichritzis /* --------------------------------------------- 320da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 321b04ea14bSJohn Tsichritzis * register information for crash reporting. 322b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 323b04ea14bSJohn Tsichritzis * a list of register names in ascii and 324b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 325b04ea14bSJohn Tsichritzis * reported. 326b04ea14bSJohn Tsichritzis * --------------------------------------------- 327b04ea14bSJohn Tsichritzis */ 328da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 329da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 330b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 331b04ea14bSJohn Tsichritzis 332da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 333da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 334da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 335b04ea14bSJohn Tsichritzis ret 336da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 337b04ea14bSJohn Tsichritzis 33880942622Slaurenw-armdeclare_cpu_ops_eh neoverse_n1, NEOVERSE_N1_MIDR, \ 339da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 34080942622Slaurenw-arm neoverse_n1_errata_ic_trap_handler, \ 341da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 342