1b04ea14bSJohn Tsichritzis/* 2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h> 10b04ea14bSJohn Tsichritzis#include <cpuamu.h> 11b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 12b04ea14bSJohn Tsichritzis 13076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 16076b5f02SJohn Tsichritzis#endif 17076b5f02SJohn Tsichritzis 18629d04f5SJohn Tsichritzis/* 64-bit only core */ 19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 21629d04f5SJohn Tsichritzis#endif 22629d04f5SJohn Tsichritzis 23b04ea14bSJohn Tsichritzis/* -------------------------------------------------- 245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202. 25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1. 26b04ea14bSJohn Tsichritzis * Inputs: 27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu. 28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17 29b04ea14bSJohn Tsichritzis * -------------------------------------------------- 30b04ea14bSJohn Tsichritzis */ 31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa 32b04ea14bSJohn Tsichritzis /* Compare x0 against revision r1p0 */ 33b04ea14bSJohn Tsichritzis mov x17, x30 34b04ea14bSJohn Tsichritzis bl check_errata_1043202 35b04ea14bSJohn Tsichritzis cbz x0, 1f 36b04ea14bSJohn Tsichritzis 37b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 38b04ea14bSJohn Tsichritzis ldr x0, =0x0 39b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 40b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 41b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 42b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 43b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 44b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 45b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 46b04ea14bSJohn Tsichritzis isb 47b04ea14bSJohn Tsichritzis1: 48b04ea14bSJohn Tsichritzis ret x17 49da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa 50b04ea14bSJohn Tsichritzis 51b04ea14bSJohn Tsichritzisfunc check_errata_1043202 52b04ea14bSJohn Tsichritzis /* Applies to r0p0 and r1p0 */ 53b04ea14bSJohn Tsichritzis mov x1, #0x10 54b04ea14bSJohn Tsichritzis b cpu_rev_var_ls 55b04ea14bSJohn Tsichritzisendfunc check_errata_1043202 56b04ea14bSJohn Tsichritzis 57eca6e453SSami Mujawar/* -------------------------------------------------- 58eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports 59eca6e453SSami Mujawar * SSBS. 60eca6e453SSami Mujawar * 61eca6e453SSami Mujawar * Shall clobber: x0. 62eca6e453SSami Mujawar * -------------------------------------------------- 63eca6e453SSami Mujawar */ 64eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads 65eca6e453SSami Mujawar /* Check if the PE implements SSBS */ 66eca6e453SSami Mujawar mrs x0, id_aa64pfr1_el1 67eca6e453SSami Mujawar tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 68eca6e453SSami Mujawar b.eq 1f 69eca6e453SSami Mujawar 70eca6e453SSami Mujawar /* Disable speculative loads */ 71eca6e453SSami Mujawar msr SSBS, xzr 72eca6e453SSami Mujawar isb 73eca6e453SSami Mujawar 74eca6e453SSami Mujawar1: 75eca6e453SSami Mujawar ret 76eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads 77eca6e453SSami Mujawar 785f5d0763SAndre Przywara/* -------------------------------------------------- 79a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348 80a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1. 81a601afe1Slauwal01 * Inputs: 82a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 83a601afe1Slauwal01 * Shall clobber: x0-x17 84a601afe1Slauwal01 * -------------------------------------------------- 85a601afe1Slauwal01 */ 86a601afe1Slauwal01func errata_n1_1073348_wa 87a601afe1Slauwal01 /* Compare x0 against revision r1p0 */ 88a601afe1Slauwal01 mov x17, x30 89a601afe1Slauwal01 bl check_errata_1073348 90a601afe1Slauwal01 cbz x0, 1f 91a601afe1Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 92a601afe1Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6 93a601afe1Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 94a601afe1Slauwal01 isb 95a601afe1Slauwal011: 96a601afe1Slauwal01 ret x17 97a601afe1Slauwal01endfunc errata_n1_1073348_wa 98a601afe1Slauwal01 99a601afe1Slauwal01func check_errata_1073348 100a601afe1Slauwal01 /* Applies to r0p0 and r1p0 */ 101a601afe1Slauwal01 mov x1, #0x10 102a601afe1Slauwal01 b cpu_rev_var_ls 103a601afe1Slauwal01endfunc check_errata_1073348 104a601afe1Slauwal01 105a601afe1Slauwal01/* -------------------------------------------------- 106e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799 107e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 108e34606f2Slauwal01 * Inputs: 109e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 110e34606f2Slauwal01 * Shall clobber: x0-x17 111e34606f2Slauwal01 * -------------------------------------------------- 112e34606f2Slauwal01 */ 113e34606f2Slauwal01func errata_n1_1130799_wa 114e34606f2Slauwal01 /* Compare x0 against revision r2p0 */ 115e34606f2Slauwal01 mov x17, x30 116e34606f2Slauwal01 bl check_errata_1130799 117e34606f2Slauwal01 cbz x0, 1f 118e34606f2Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 119e34606f2Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59 120e34606f2Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 121e34606f2Slauwal01 isb 122e34606f2Slauwal011: 123e34606f2Slauwal01 ret x17 124e34606f2Slauwal01endfunc errata_n1_1130799_wa 125e34606f2Slauwal01 126e34606f2Slauwal01func check_errata_1130799 127e34606f2Slauwal01 /* Applies to <=r2p0 */ 128e34606f2Slauwal01 mov x1, #0x20 129e34606f2Slauwal01 b cpu_rev_var_ls 130e34606f2Slauwal01endfunc check_errata_1130799 131e34606f2Slauwal01 132e34606f2Slauwal01/* -------------------------------------------------- 1332017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347 1342017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 1352017ab24Slauwal01 * Inputs: 1362017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 1372017ab24Slauwal01 * Shall clobber: x0-x17 1382017ab24Slauwal01 * -------------------------------------------------- 1392017ab24Slauwal01 */ 1402017ab24Slauwal01func errata_n1_1165347_wa 1412017ab24Slauwal01 /* Compare x0 against revision r2p0 */ 1422017ab24Slauwal01 mov x17, x30 1432017ab24Slauwal01 bl check_errata_1165347 1442017ab24Slauwal01 cbz x0, 1f 1452017ab24Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 1462017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0 1472017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15 1482017ab24Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 1492017ab24Slauwal01 isb 1502017ab24Slauwal011: 1512017ab24Slauwal01 ret x17 1522017ab24Slauwal01endfunc errata_n1_1165347_wa 1532017ab24Slauwal01 1542017ab24Slauwal01func check_errata_1165347 1552017ab24Slauwal01 /* Applies to <=r2p0 */ 1562017ab24Slauwal01 mov x1, #0x20 1572017ab24Slauwal01 b cpu_rev_var_ls 1582017ab24Slauwal01endfunc check_errata_1165347 1592017ab24Slauwal01 1602017ab24Slauwal01/* -------------------------------------------------- 161*ef5fa7d4Slauwal01 * Errata Workaround for Neoverse N1 Errata #1207823 162*ef5fa7d4Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 163*ef5fa7d4Slauwal01 * Inputs: 164*ef5fa7d4Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 165*ef5fa7d4Slauwal01 * Shall clobber: x0-x17 166*ef5fa7d4Slauwal01 * -------------------------------------------------- 167*ef5fa7d4Slauwal01 */ 168*ef5fa7d4Slauwal01func errata_n1_1207823_wa 169*ef5fa7d4Slauwal01 /* Compare x0 against revision r2p0 */ 170*ef5fa7d4Slauwal01 mov x17, x30 171*ef5fa7d4Slauwal01 bl check_errata_1207823 172*ef5fa7d4Slauwal01 cbz x0, 1f 173*ef5fa7d4Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 174*ef5fa7d4Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11 175*ef5fa7d4Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 176*ef5fa7d4Slauwal01 isb 177*ef5fa7d4Slauwal011: 178*ef5fa7d4Slauwal01 ret x17 179*ef5fa7d4Slauwal01endfunc errata_n1_1207823_wa 180*ef5fa7d4Slauwal01 181*ef5fa7d4Slauwal01func check_errata_1207823 182*ef5fa7d4Slauwal01 /* Applies to <=r2p0 */ 183*ef5fa7d4Slauwal01 mov x1, #0x20 184*ef5fa7d4Slauwal01 b cpu_rev_var_ls 185*ef5fa7d4Slauwal01endfunc check_errata_1207823 186*ef5fa7d4Slauwal01 187*ef5fa7d4Slauwal01/* -------------------------------------------------- 1885f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703. 1895f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1. 1905f5d0763SAndre Przywara * Inputs: 1915f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu. 1925f5d0763SAndre Przywara * Shall clobber: x0-x17 1935f5d0763SAndre Przywara * -------------------------------------------------- 1945f5d0763SAndre Przywara */ 1955f5d0763SAndre Przywarafunc errata_n1_1315703_wa 1965f5d0763SAndre Przywara /* Compare x0 against revision r3p1 */ 1975f5d0763SAndre Przywara mov x17, x30 1985f5d0763SAndre Przywara bl check_errata_1315703 1995f5d0763SAndre Przywara cbz x0, 1f 2005f5d0763SAndre Przywara 2015f5d0763SAndre Przywara mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 2025f5d0763SAndre Przywara orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 2035f5d0763SAndre Przywara msr NEOVERSE_N1_CPUACTLR2_EL1, x0 2045f5d0763SAndre Przywara isb 2055f5d0763SAndre Przywara 2065f5d0763SAndre Przywara1: 2075f5d0763SAndre Przywara ret x17 2085f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa 2095f5d0763SAndre Przywara 2105f5d0763SAndre Przywarafunc check_errata_1315703 2115f5d0763SAndre Przywara /* Applies to everything <= r3p0. */ 2125f5d0763SAndre Przywara mov x1, #0x30 2135f5d0763SAndre Przywara b cpu_rev_var_ls 2145f5d0763SAndre Przywaraendfunc check_errata_1315703 2155f5d0763SAndre Przywara 216da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func 217b04ea14bSJohn Tsichritzis mov x19, x30 2188074448fSJohn Tsichritzis 219eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 2208074448fSJohn Tsichritzis 221632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 222632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 223632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 224632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 225632ab3ebSLouis Mayencourt isb 226632ab3ebSLouis Mayencourt 227b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 228b04ea14bSJohn Tsichritzis mov x18, x0 229b04ea14bSJohn Tsichritzis 230da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202 231b04ea14bSJohn Tsichritzis mov x0, x18 232da6d75a0SJohn Tsichritzis bl errata_n1_1043202_wa 233b04ea14bSJohn Tsichritzis#endif 234b04ea14bSJohn Tsichritzis 235a601afe1Slauwal01#if ERRATA_N1_1073348 236a601afe1Slauwal01 mov x0, x18 237a601afe1Slauwal01 bl errata_n1_1073348_wa 238a601afe1Slauwal01#endif 239a601afe1Slauwal01 240e34606f2Slauwal01#if ERRATA_N1_1130799 241e34606f2Slauwal01 mov x0, x18 242e34606f2Slauwal01 bl errata_n1_1130799_wa 243e34606f2Slauwal01#endif 244e34606f2Slauwal01 2452017ab24Slauwal01#if ERRATA_N1_1165347 2462017ab24Slauwal01 mov x0, x18 2472017ab24Slauwal01 bl errata_n1_1165347_wa 2482017ab24Slauwal01#endif 2492017ab24Slauwal01 250*ef5fa7d4Slauwal01#if ERRATA_N1_1207823 251*ef5fa7d4Slauwal01 mov x0, x18 252*ef5fa7d4Slauwal01 bl errata_n1_1207823_wa 253*ef5fa7d4Slauwal01#endif 254*ef5fa7d4Slauwal01 2555f5d0763SAndre Przywara#if ERRATA_N1_1315703 2565f5d0763SAndre Przywara mov x0, x18 2575f5d0763SAndre Przywara bl errata_n1_1315703_wa 2585f5d0763SAndre Przywara#endif 2595f5d0763SAndre Przywara 260b04ea14bSJohn Tsichritzis#if ENABLE_AMU 261b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 262b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 263da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 264b04ea14bSJohn Tsichritzis msr actlr_el3, x0 265b04ea14bSJohn Tsichritzis isb 266b04ea14bSJohn Tsichritzis 267b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 268b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 269da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 270b04ea14bSJohn Tsichritzis msr actlr_el2, x0 271b04ea14bSJohn Tsichritzis isb 272b04ea14bSJohn Tsichritzis 273b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 274da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 275b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 276b04ea14bSJohn Tsichritzis isb 277b04ea14bSJohn Tsichritzis#endif 278bb2f077aSLouis Mayencourt 279bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184 280bb2f077aSLouis Mayencourt bl errata_dsu_936184_wa 281bb2f077aSLouis Mayencourt#endif 282bb2f077aSLouis Mayencourt 283b04ea14bSJohn Tsichritzis ret x19 284da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func 285b04ea14bSJohn Tsichritzis 286b04ea14bSJohn Tsichritzis /* --------------------------------------------- 287b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 288b04ea14bSJohn Tsichritzis * --------------------------------------------- 289b04ea14bSJohn Tsichritzis */ 290da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 291b04ea14bSJohn Tsichritzis /* --------------------------------------------- 292b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 293b04ea14bSJohn Tsichritzis * --------------------------------------------- 294b04ea14bSJohn Tsichritzis */ 295da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 296da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 297da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 298b04ea14bSJohn Tsichritzis isb 299b04ea14bSJohn Tsichritzis ret 300da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 301b04ea14bSJohn Tsichritzis 302b04ea14bSJohn Tsichritzis#if REPORT_ERRATA 303b04ea14bSJohn Tsichritzis/* 304da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS. 305b04ea14bSJohn Tsichritzis */ 306da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report 307b04ea14bSJohn Tsichritzis stp x8, x30, [sp, #-16]! 308b04ea14bSJohn Tsichritzis 309b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 310b04ea14bSJohn Tsichritzis mov x8, x0 311b04ea14bSJohn Tsichritzis 312b04ea14bSJohn Tsichritzis /* 313b04ea14bSJohn Tsichritzis * Report all errata. The revision-variant information is passed to 314b04ea14bSJohn Tsichritzis * checking functions of each errata. 315b04ea14bSJohn Tsichritzis */ 316da6d75a0SJohn Tsichritzis report_errata ERRATA_N1_1043202, neoverse_n1, 1043202 317a601afe1Slauwal01 report_errata ERRATA_N1_1073348, neoverse_n1, 1073348 318e34606f2Slauwal01 report_errata ERRATA_N1_1130799, neoverse_n1, 1130799 3192017ab24Slauwal01 report_errata ERRATA_N1_1165347, neoverse_n1, 1165347 320*ef5fa7d4Slauwal01 report_errata ERRATA_N1_1207823, neoverse_n1, 1207823 3215f5d0763SAndre Przywara report_errata ERRATA_N1_1315703, neoverse_n1, 1315703 322bb2f077aSLouis Mayencourt report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184 323b04ea14bSJohn Tsichritzis 324b04ea14bSJohn Tsichritzis ldp x8, x30, [sp], #16 325b04ea14bSJohn Tsichritzis ret 326da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report 327b04ea14bSJohn Tsichritzis#endif 328b04ea14bSJohn Tsichritzis 329b04ea14bSJohn Tsichritzis /* --------------------------------------------- 330da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 331b04ea14bSJohn Tsichritzis * register information for crash reporting. 332b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 333b04ea14bSJohn Tsichritzis * a list of register names in ascii and 334b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 335b04ea14bSJohn Tsichritzis * reported. 336b04ea14bSJohn Tsichritzis * --------------------------------------------- 337b04ea14bSJohn Tsichritzis */ 338da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 339da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 340b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 341b04ea14bSJohn Tsichritzis 342da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 343da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 344da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 345b04ea14bSJohn Tsichritzis ret 346da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 347b04ea14bSJohn Tsichritzis 348da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \ 349da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 350da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 351