xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n1.S (revision e34606f2e400c192bac3abeb9b2053b2c91ccd7c)
1b04ea14bSJohn Tsichritzis/*
2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3b04ea14bSJohn Tsichritzis *
4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause
5b04ea14bSJohn Tsichritzis */
6b04ea14bSJohn Tsichritzis
7b04ea14bSJohn Tsichritzis#include <arch.h>
8b04ea14bSJohn Tsichritzis#include <asm_macros.S>
9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h>
10b04ea14bSJohn Tsichritzis#include <cpuamu.h>
11b04ea14bSJohn Tsichritzis#include <cpu_macros.S>
12b04ea14bSJohn Tsichritzis
13076b5f02SJohn Tsichritzis/* Hardware handled coherency */
14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0
15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
16076b5f02SJohn Tsichritzis#endif
17076b5f02SJohn Tsichritzis
18629d04f5SJohn Tsichritzis/* 64-bit only core */
19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1
20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
21629d04f5SJohn Tsichritzis#endif
22629d04f5SJohn Tsichritzis
23b04ea14bSJohn Tsichritzis/* --------------------------------------------------
245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202.
25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1.
26b04ea14bSJohn Tsichritzis * Inputs:
27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu.
28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17
29b04ea14bSJohn Tsichritzis * --------------------------------------------------
30b04ea14bSJohn Tsichritzis */
31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa
32b04ea14bSJohn Tsichritzis	/* Compare x0 against revision r1p0 */
33b04ea14bSJohn Tsichritzis	mov	x17, x30
34b04ea14bSJohn Tsichritzis	bl	check_errata_1043202
35b04ea14bSJohn Tsichritzis	cbz	x0, 1f
36b04ea14bSJohn Tsichritzis
37b04ea14bSJohn Tsichritzis	/* Apply instruction patching sequence */
38b04ea14bSJohn Tsichritzis	ldr	x0, =0x0
39b04ea14bSJohn Tsichritzis	msr	CPUPSELR_EL3, x0
40b04ea14bSJohn Tsichritzis	ldr	x0, =0xF3BF8F2F
41b04ea14bSJohn Tsichritzis	msr	CPUPOR_EL3, x0
42b04ea14bSJohn Tsichritzis	ldr	x0, =0xFFFFFFFF
43b04ea14bSJohn Tsichritzis	msr	CPUPMR_EL3, x0
44b04ea14bSJohn Tsichritzis	ldr	x0, =0x800200071
45b04ea14bSJohn Tsichritzis	msr	CPUPCR_EL3, x0
46b04ea14bSJohn Tsichritzis	isb
47b04ea14bSJohn Tsichritzis1:
48b04ea14bSJohn Tsichritzis	ret	x17
49da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa
50b04ea14bSJohn Tsichritzis
51b04ea14bSJohn Tsichritzisfunc check_errata_1043202
52b04ea14bSJohn Tsichritzis	/* Applies to r0p0 and r1p0 */
53b04ea14bSJohn Tsichritzis	mov	x1, #0x10
54b04ea14bSJohn Tsichritzis	b	cpu_rev_var_ls
55b04ea14bSJohn Tsichritzisendfunc check_errata_1043202
56b04ea14bSJohn Tsichritzis
57eca6e453SSami Mujawar/* --------------------------------------------------
58eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports
59eca6e453SSami Mujawar * SSBS.
60eca6e453SSami Mujawar *
61eca6e453SSami Mujawar * Shall clobber: x0.
62eca6e453SSami Mujawar * --------------------------------------------------
63eca6e453SSami Mujawar */
64eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads
65eca6e453SSami Mujawar	/* Check if the PE implements SSBS */
66eca6e453SSami Mujawar	mrs	x0, id_aa64pfr1_el1
67eca6e453SSami Mujawar	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
68eca6e453SSami Mujawar	b.eq	1f
69eca6e453SSami Mujawar
70eca6e453SSami Mujawar	/* Disable speculative loads */
71eca6e453SSami Mujawar	msr	SSBS, xzr
72eca6e453SSami Mujawar	isb
73eca6e453SSami Mujawar
74eca6e453SSami Mujawar1:
75eca6e453SSami Mujawar	ret
76eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads
77eca6e453SSami Mujawar
785f5d0763SAndre Przywara/* --------------------------------------------------
79a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348
80a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1.
81a601afe1Slauwal01 * Inputs:
82a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
83a601afe1Slauwal01 * Shall clobber: x0-x17
84a601afe1Slauwal01 * --------------------------------------------------
85a601afe1Slauwal01 */
86a601afe1Slauwal01func errata_n1_1073348_wa
87a601afe1Slauwal01	/* Compare x0 against revision r1p0 */
88a601afe1Slauwal01	mov	x17, x30
89a601afe1Slauwal01	bl	check_errata_1073348
90a601afe1Slauwal01	cbz	x0, 1f
91a601afe1Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
92a601afe1Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6
93a601afe1Slauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
94a601afe1Slauwal01	isb
95a601afe1Slauwal011:
96a601afe1Slauwal01	ret	x17
97a601afe1Slauwal01endfunc errata_n1_1073348_wa
98a601afe1Slauwal01
99a601afe1Slauwal01func check_errata_1073348
100a601afe1Slauwal01	/* Applies to r0p0 and r1p0 */
101a601afe1Slauwal01	mov	x1, #0x10
102a601afe1Slauwal01	b	cpu_rev_var_ls
103a601afe1Slauwal01endfunc check_errata_1073348
104a601afe1Slauwal01
105a601afe1Slauwal01/* --------------------------------------------------
106*e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799
107*e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
108*e34606f2Slauwal01 * Inputs:
109*e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
110*e34606f2Slauwal01 * Shall clobber: x0-x17
111*e34606f2Slauwal01 * --------------------------------------------------
112*e34606f2Slauwal01 */
113*e34606f2Slauwal01func errata_n1_1130799_wa
114*e34606f2Slauwal01	/* Compare x0 against revision r2p0 */
115*e34606f2Slauwal01	mov	x17, x30
116*e34606f2Slauwal01	bl	check_errata_1130799
117*e34606f2Slauwal01	cbz	x0, 1f
118*e34606f2Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
119*e34606f2Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59
120*e34606f2Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
121*e34606f2Slauwal01	isb
122*e34606f2Slauwal011:
123*e34606f2Slauwal01	ret	x17
124*e34606f2Slauwal01endfunc errata_n1_1130799_wa
125*e34606f2Slauwal01
126*e34606f2Slauwal01func check_errata_1130799
127*e34606f2Slauwal01	/* Applies to <=r2p0 */
128*e34606f2Slauwal01	mov	x1, #0x20
129*e34606f2Slauwal01	b	cpu_rev_var_ls
130*e34606f2Slauwal01endfunc check_errata_1130799
131*e34606f2Slauwal01
132*e34606f2Slauwal01/* --------------------------------------------------
1335f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703.
1345f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1.
1355f5d0763SAndre Przywara * Inputs:
1365f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu.
1375f5d0763SAndre Przywara * Shall clobber: x0-x17
1385f5d0763SAndre Przywara * --------------------------------------------------
1395f5d0763SAndre Przywara */
1405f5d0763SAndre Przywarafunc errata_n1_1315703_wa
1415f5d0763SAndre Przywara	/* Compare x0 against revision r3p1 */
1425f5d0763SAndre Przywara	mov	x17, x30
1435f5d0763SAndre Przywara	bl	check_errata_1315703
1445f5d0763SAndre Przywara	cbz	x0, 1f
1455f5d0763SAndre Przywara
1465f5d0763SAndre Przywara	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
1475f5d0763SAndre Przywara	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
1485f5d0763SAndre Przywara	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
1495f5d0763SAndre Przywara	isb
1505f5d0763SAndre Przywara
1515f5d0763SAndre Przywara1:
1525f5d0763SAndre Przywara	ret	x17
1535f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa
1545f5d0763SAndre Przywara
1555f5d0763SAndre Przywarafunc check_errata_1315703
1565f5d0763SAndre Przywara	/* Applies to everything <= r3p0. */
1575f5d0763SAndre Przywara	mov	x1, #0x30
1585f5d0763SAndre Przywara	b	cpu_rev_var_ls
1595f5d0763SAndre Przywaraendfunc check_errata_1315703
1605f5d0763SAndre Przywara
161da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func
162b04ea14bSJohn Tsichritzis	mov	x19, x30
1638074448fSJohn Tsichritzis
164eca6e453SSami Mujawar	bl neoverse_n1_disable_speculative_loads
1658074448fSJohn Tsichritzis
166632ab3ebSLouis Mayencourt	/* Forces all cacheable atomic instructions to be near */
167632ab3ebSLouis Mayencourt	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
168632ab3ebSLouis Mayencourt	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
169632ab3ebSLouis Mayencourt	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
170632ab3ebSLouis Mayencourt	isb
171632ab3ebSLouis Mayencourt
172b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
173b04ea14bSJohn Tsichritzis	mov	x18, x0
174b04ea14bSJohn Tsichritzis
175da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202
176b04ea14bSJohn Tsichritzis	mov	x0, x18
177da6d75a0SJohn Tsichritzis	bl	errata_n1_1043202_wa
178b04ea14bSJohn Tsichritzis#endif
179b04ea14bSJohn Tsichritzis
180a601afe1Slauwal01#if ERRATA_N1_1073348
181a601afe1Slauwal01	mov	x0, x18
182a601afe1Slauwal01	bl	errata_n1_1073348_wa
183a601afe1Slauwal01#endif
184a601afe1Slauwal01
185*e34606f2Slauwal01#if ERRATA_N1_1130799
186*e34606f2Slauwal01	mov	x0, x18
187*e34606f2Slauwal01	bl	errata_n1_1130799_wa
188*e34606f2Slauwal01#endif
189*e34606f2Slauwal01
1905f5d0763SAndre Przywara#if ERRATA_N1_1315703
1915f5d0763SAndre Przywara	mov	x0, x18
1925f5d0763SAndre Przywara	bl	errata_n1_1315703_wa
1935f5d0763SAndre Przywara#endif
1945f5d0763SAndre Przywara
195b04ea14bSJohn Tsichritzis#if ENABLE_AMU
196b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
197b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el3
198da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
199b04ea14bSJohn Tsichritzis	msr	actlr_el3, x0
200b04ea14bSJohn Tsichritzis	isb
201b04ea14bSJohn Tsichritzis
202b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
203b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el2
204da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
205b04ea14bSJohn Tsichritzis	msr	actlr_el2, x0
206b04ea14bSJohn Tsichritzis	isb
207b04ea14bSJohn Tsichritzis
208b04ea14bSJohn Tsichritzis	/* Enable group0 counters */
209da6d75a0SJohn Tsichritzis	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
210b04ea14bSJohn Tsichritzis	msr	CPUAMCNTENSET_EL0, x0
211b04ea14bSJohn Tsichritzis	isb
212b04ea14bSJohn Tsichritzis#endif
213bb2f077aSLouis Mayencourt
214bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184
215bb2f077aSLouis Mayencourt	bl	errata_dsu_936184_wa
216bb2f077aSLouis Mayencourt#endif
217bb2f077aSLouis Mayencourt
218b04ea14bSJohn Tsichritzis	ret	x19
219da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func
220b04ea14bSJohn Tsichritzis
221b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
222b04ea14bSJohn Tsichritzis	 * HW will do the cache maintenance while powering down
223b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
224b04ea14bSJohn Tsichritzis	 */
225da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn
226b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
227b04ea14bSJohn Tsichritzis	 * Enable CPU power down bit in power control register
228b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
229b04ea14bSJohn Tsichritzis	 */
230da6d75a0SJohn Tsichritzis	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
231da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
232da6d75a0SJohn Tsichritzis	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
233b04ea14bSJohn Tsichritzis	isb
234b04ea14bSJohn Tsichritzis	ret
235da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn
236b04ea14bSJohn Tsichritzis
237b04ea14bSJohn Tsichritzis#if REPORT_ERRATA
238b04ea14bSJohn Tsichritzis/*
239da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS.
240b04ea14bSJohn Tsichritzis */
241da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report
242b04ea14bSJohn Tsichritzis	stp	x8, x30, [sp, #-16]!
243b04ea14bSJohn Tsichritzis
244b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
245b04ea14bSJohn Tsichritzis	mov	x8, x0
246b04ea14bSJohn Tsichritzis
247b04ea14bSJohn Tsichritzis	/*
248b04ea14bSJohn Tsichritzis	 * Report all errata. The revision-variant information is passed to
249b04ea14bSJohn Tsichritzis	 * checking functions of each errata.
250b04ea14bSJohn Tsichritzis	 */
251da6d75a0SJohn Tsichritzis	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
252a601afe1Slauwal01	report_errata ERRATA_N1_1073348, neoverse_n1, 1073348
253*e34606f2Slauwal01	report_errata ERRATA_N1_1130799, neoverse_n1, 1130799
2545f5d0763SAndre Przywara	report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
255bb2f077aSLouis Mayencourt	report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184
256b04ea14bSJohn Tsichritzis
257b04ea14bSJohn Tsichritzis	ldp	x8, x30, [sp], #16
258b04ea14bSJohn Tsichritzis	ret
259da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report
260b04ea14bSJohn Tsichritzis#endif
261b04ea14bSJohn Tsichritzis
262b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
263da6d75a0SJohn Tsichritzis	 * This function provides neoverse_n1 specific
264b04ea14bSJohn Tsichritzis	 * register information for crash reporting.
265b04ea14bSJohn Tsichritzis	 * It needs to return with x6 pointing to
266b04ea14bSJohn Tsichritzis	 * a list of register names in ascii and
267b04ea14bSJohn Tsichritzis	 * x8 - x15 having values of registers to be
268b04ea14bSJohn Tsichritzis	 * reported.
269b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
270b04ea14bSJohn Tsichritzis	 */
271da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS"
272da6d75a0SJohn Tsichritzisneoverse_n1_regs:  /* The ascii list of register names to be reported */
273b04ea14bSJohn Tsichritzis	.asciz	"cpuectlr_el1", ""
274b04ea14bSJohn Tsichritzis
275da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump
276da6d75a0SJohn Tsichritzis	adr	x6, neoverse_n1_regs
277da6d75a0SJohn Tsichritzis	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
278b04ea14bSJohn Tsichritzis	ret
279da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump
280b04ea14bSJohn Tsichritzis
281da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
282da6d75a0SJohn Tsichritzis	neoverse_n1_reset_func, \
283da6d75a0SJohn Tsichritzis	neoverse_n1_core_pwr_dwn
284