1b04ea14bSJohn Tsichritzis/* 23fb52e41SRyan Everett * Copyright (c) 2017-2024, Arm Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9b04ea14bSJohn Tsichritzis#include <cpuamu.h> 10b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 1125bbbd2dSJavier Almansa Sobrino#include <neoverse_n1.h> 121fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S" 13b04ea14bSJohn Tsichritzis 14076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 15076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 16076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 17076b5f02SJohn Tsichritzis#endif 18076b5f02SJohn Tsichritzis 19629d04f5SJohn Tsichritzis/* 64-bit only core */ 20629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 21629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 22629d04f5SJohn Tsichritzis#endif 23629d04f5SJohn Tsichritzis 2480942622Slaurenw-arm .global neoverse_n1_errata_ic_trap_handler 2580942622Slaurenw-arm 261fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960 271fe4a9d1SBipin Ravi wa_cve_2022_23960_bhb_vector_table NEOVERSE_N1_BHB_LOOP_COUNT, neoverse_n1 281fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */ 291fe4a9d1SBipin Ravi 30f86098a6Slaurenw-arm/* 31f86098a6Slaurenw-arm * ERRATA_DSU_936184: 32f86098a6Slaurenw-arm * The errata is defined in dsu_helpers.S and applies to Neoverse N1. 33f86098a6Slaurenw-arm * Henceforth creating symbolic names to the already existing errata 34f86098a6Slaurenw-arm * workaround functions to get them registered under the Errata Framework. 35b04ea14bSJohn Tsichritzis */ 36f86098a6Slaurenw-arm.equ check_erratum_neoverse_n1_936184, check_errata_dsu_936184 37f86098a6Slaurenw-arm.equ erratum_neoverse_n1_936184_wa, errata_dsu_936184_wa 38f86098a6Slaurenw-armadd_erratum_entry neoverse_n1, ERRATUM(936184), ERRATA_DSU_936184, APPLY_AT_RESET 39b04ea14bSJohn Tsichritzis 40f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1043202), ERRATA_N1_1043202 41b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 42b04ea14bSJohn Tsichritzis ldr x0, =0x0 43b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 44b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 45b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 46b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 47b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 48b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 49b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 50f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1043202) 51b04ea14bSJohn Tsichritzis 52f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1043202), CPU_REV(1, 0) 53b04ea14bSJohn Tsichritzis 54f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1073348), ERRATA_N1_1073348 5512384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6 56f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1073348) 57a601afe1Slauwal01 58f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1073348), CPU_REV(1, 0) 59a601afe1Slauwal01 60f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1130799), ERRATA_N1_1130799 6112384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59 62f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1130799) 63e34606f2Slauwal01 64f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1130799), CPU_REV(2, 0) 65e34606f2Slauwal01 66f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1165347), ERRATA_N1_1165347 6712384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0 6812384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15 69f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1165347) 702017ab24Slauwal01 71f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1165347), CPU_REV(2, 0) 722017ab24Slauwal01 73f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1207823), ERRATA_N1_1207823 7412384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11 75f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1207823) 76ef5fa7d4Slauwal01 77f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1207823), CPU_REV(2, 0) 78ef5fa7d4Slauwal01 79f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1220197), ERRATA_N1_1220197 8012384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUECTLR_EL1, NEOVERSE_N1_WS_THR_L2_MASK 81f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1220197) 829eceb020Slauwal01 83f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1220197), CPU_REV(2, 0) 849eceb020Slauwal01 85f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1257314), ERRATA_N1_1257314 8612384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR3_EL1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10 87f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1257314) 88335b3c79Slauwal01 89f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1257314), CPU_REV(3, 0) 90335b3c79Slauwal01 91f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1262606), ERRATA_N1_1262606 9212384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 93f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1262606) 94411f4959Slauwal01 95f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1262606), CPU_REV(3, 0) 96411f4959Slauwal01 97f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1262888), ERRATA_N1_1262888 9812384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUECTLR_EL1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT 99f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1262888) 10011c48370Slauwal01 101f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1262888), CPU_REV(3, 0) 10211c48370Slauwal01 103f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1275112), ERRATA_N1_1275112 10412384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 105f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1275112) 1064d8801feSlauwal01 107f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1275112), CPU_REV(3, 0) 1084d8801feSlauwal01 109f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1315703), ERRATA_N1_1315703 11012384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 111f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1315703) 1125f5d0763SAndre Przywara 113f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1315703), CPU_REV(3, 0) 1145f5d0763SAndre Przywara 115f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1542419), ERRATA_N1_1542419 11680942622Slaurenw-arm /* Apply instruction patching sequence */ 11780942622Slaurenw-arm ldr x0, =0x0 11880942622Slaurenw-arm msr CPUPSELR_EL3, x0 11980942622Slaurenw-arm ldr x0, =0xEE670D35 12080942622Slaurenw-arm msr CPUPOR_EL3, x0 12180942622Slaurenw-arm ldr x0, =0xFFFF0FFF 12280942622Slaurenw-arm msr CPUPMR_EL3, x0 12380942622Slaurenw-arm ldr x0, =0x08000020007D 12480942622Slaurenw-arm msr CPUPCR_EL3, x0 12580942622Slaurenw-arm isb 126f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1542419) 12780942622Slaurenw-arm 128f86098a6Slaurenw-armcheck_erratum_range neoverse_n1, ERRATUM(1542419), CPU_REV(3, 0), CPU_REV(4, 0) 12980942622Slaurenw-arm 130f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1868343), ERRATA_N1_1868343 13112384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 132f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1868343) 13361f0ffc4Sjohpow01 134f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1868343), CPU_REV(4, 0) 13561f0ffc4Sjohpow01 136f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1946160), ERRATA_N1_1946160 137263ee781Sjohpow01 mov x0, #3 138263ee781Sjohpow01 msr S3_6_C15_C8_0, x0 139263ee781Sjohpow01 ldr x0, =0x10E3900002 140263ee781Sjohpow01 msr S3_6_C15_C8_2, x0 141263ee781Sjohpow01 ldr x0, =0x10FFF00083 142263ee781Sjohpow01 msr S3_6_C15_C8_3, x0 143263ee781Sjohpow01 ldr x0, =0x2001003FF 144263ee781Sjohpow01 msr S3_6_C15_C8_1, x0 145263ee781Sjohpow01 mov x0, #4 146263ee781Sjohpow01 msr S3_6_C15_C8_0, x0 147263ee781Sjohpow01 ldr x0, =0x10E3800082 148263ee781Sjohpow01 msr S3_6_C15_C8_2, x0 149263ee781Sjohpow01 ldr x0, =0x10FFF00083 150263ee781Sjohpow01 msr S3_6_C15_C8_3, x0 151263ee781Sjohpow01 ldr x0, =0x2001003FF 152263ee781Sjohpow01 msr S3_6_C15_C8_1, x0 153263ee781Sjohpow01 mov x0, #5 154263ee781Sjohpow01 msr S3_6_C15_C8_0, x0 155263ee781Sjohpow01 ldr x0, =0x10E3800200 156263ee781Sjohpow01 msr S3_6_C15_C8_2, x0 157263ee781Sjohpow01 ldr x0, =0x10FFF003E0 158263ee781Sjohpow01 msr S3_6_C15_C8_3, x0 159263ee781Sjohpow01 ldr x0, =0x2001003FF 160263ee781Sjohpow01 msr S3_6_C15_C8_1, x0 161263ee781Sjohpow01 isb 162f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1946160) 163263ee781Sjohpow01 164f86098a6Slaurenw-armcheck_erratum_range neoverse_n1, ERRATUM(1946160), CPU_REV(3, 0), CPU_REV(4, 1) 165263ee781Sjohpow01 166f86098a6Slaurenw-armworkaround_runtime_start neoverse_n1, ERRATUM(2743102), ERRATA_N1_2743102 1678ce40503SBipin Ravi /* dsb before isb of power down sequence */ 1688ce40503SBipin Ravi dsb sy 169f86098a6Slaurenw-armworkaround_runtime_end neoverse_n1, ERRATUM(2743102) 1708ce40503SBipin Ravi 171f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(2743102), CPU_REV(4, 1) 1728ce40503SBipin Ravi 173f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 174f86098a6Slaurenw-arm#if IMAGE_BL31 175f86098a6Slaurenw-arm /* 176f86098a6Slaurenw-arm * The Neoverse-N1 generic vectors are overridden to apply errata 177f86098a6Slaurenw-arm * mitigation on exception entry from lower ELs. 178f86098a6Slaurenw-arm */ 17912384f28Slaurenw-arm override_vector_table wa_cve_vbar_neoverse_n1 180f86098a6Slaurenw-arm#endif /* IMAGE_BL31 */ 181f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, CVE(2022, 23960) 182f86098a6Slaurenw-arm 183f86098a6Slaurenw-armcheck_erratum_chosen neoverse_n1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 1841fe4a9d1SBipin Ravi 1851ca5c887Slaurenw-arm/* -------------------------------------------------- 1861ca5c887Slaurenw-arm * Disable speculative loads if Neoverse N1 supports 1871ca5c887Slaurenw-arm * SSBS. 1881ca5c887Slaurenw-arm * 1891ca5c887Slaurenw-arm * Shall clobber: x0. 1901ca5c887Slaurenw-arm * -------------------------------------------------- 1911ca5c887Slaurenw-arm */ 1921ca5c887Slaurenw-armfunc neoverse_n1_disable_speculative_loads 1931ca5c887Slaurenw-arm /* Check if the PE implements SSBS */ 1941ca5c887Slaurenw-arm mrs x0, id_aa64pfr1_el1 1951ca5c887Slaurenw-arm tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 1961ca5c887Slaurenw-arm b.eq 1f 1971ca5c887Slaurenw-arm 1981ca5c887Slaurenw-arm /* Disable speculative loads */ 1991ca5c887Slaurenw-arm msr SSBS, xzr 2001ca5c887Slaurenw-arm 2011ca5c887Slaurenw-arm1: 2021ca5c887Slaurenw-arm ret 2031ca5c887Slaurenw-armendfunc neoverse_n1_disable_speculative_loads 2041ca5c887Slaurenw-arm 205f86098a6Slaurenw-armcpu_reset_func_start neoverse_n1 206eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 2078074448fSJohn Tsichritzis 208632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 20912384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 210632ab3ebSLouis Mayencourt isb 211632ab3ebSLouis Mayencourt 212d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU 213b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 21412384f28Slaurenw-arm sysreg_bit_set actlr_el3, NEOVERSE_N1_ACTLR_AMEN_BIT 215b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 21612384f28Slaurenw-arm sysreg_bit_set actlr_el2, NEOVERSE_N1_ACTLR_AMEN_BIT 217b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 218da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 219b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 220b04ea14bSJohn Tsichritzis#endif 221bb2f077aSLouis Mayencourt 22225bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC 223f2d6b4eeSManish Pandey /* Some system may have External LLC, core needs to be made aware */ 22412384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUECTLR_EL1, NEOVERSE_N1_CPUECTLR_EL1_EXTLLC_BIT 225f2d6b4eeSManish Pandey#endif 226f86098a6Slaurenw-armcpu_reset_func_end neoverse_n1 227b04ea14bSJohn Tsichritzis 228b04ea14bSJohn Tsichritzis /* --------------------------------------------- 229b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 230b04ea14bSJohn Tsichritzis * --------------------------------------------- 231b04ea14bSJohn Tsichritzis */ 232da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 233b04ea14bSJohn Tsichritzis /* --------------------------------------------- 234b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 235b04ea14bSJohn Tsichritzis * --------------------------------------------- 236b04ea14bSJohn Tsichritzis */ 23712384f28Slaurenw-arm sysreg_bit_set NEOVERSE_N1_CPUPWRCTLR_EL1, NEOVERSE_N1_CORE_PWRDN_EN_MASK 23812384f28Slaurenw-arm 239*db9ee834SBoyan Karatotev apply_erratum neoverse_n1, ERRATUM(2743102), ERRATA_N1_2743102, NO_GET_CPU_REV 24012384f28Slaurenw-arm 241b04ea14bSJohn Tsichritzis isb 242b04ea14bSJohn Tsichritzis ret 243da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 244b04ea14bSJohn Tsichritzis 24580942622Slaurenw-arm/* 24680942622Slaurenw-arm * Handle trap of EL0 IC IVAU instructions to EL3 by executing a TLB 24780942622Slaurenw-arm * inner-shareable invalidation to an arbitrary address followed by a DSB. 24880942622Slaurenw-arm * 24980942622Slaurenw-arm * x1: Exception Syndrome 25080942622Slaurenw-arm */ 25180942622Slaurenw-armfunc neoverse_n1_errata_ic_trap_handler 25280942622Slaurenw-arm cmp x1, #NEOVERSE_N1_EC_IC_TRAP 25380942622Slaurenw-arm b.ne 1f 25480942622Slaurenw-arm tlbi vae3is, xzr 25580942622Slaurenw-arm dsb sy 25680942622Slaurenw-arm 25780942622Slaurenw-arm # Skip the IC instruction itself 25880942622Slaurenw-arm mrs x3, elr_el3 25980942622Slaurenw-arm add x3, x3, #4 26080942622Slaurenw-arm msr elr_el3, x3 26180942622Slaurenw-arm 26280942622Slaurenw-arm ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 26380942622Slaurenw-arm ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 26480942622Slaurenw-arm ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 26580942622Slaurenw-arm ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 26680942622Slaurenw-arm 26780942622Slaurenw-arm /* 26880942622Slaurenw-arm * Issue Error Synchronization Barrier to synchronize SErrors before 26980942622Slaurenw-arm * exiting EL3. We're running with EAs unmasked, so any synchronized 27080942622Slaurenw-arm * errors would be taken immediately; therefore no need to inspect 27180942622Slaurenw-arm * DISR_EL1 register. 27280942622Slaurenw-arm */ 27380942622Slaurenw-arm esb 274f461fe34SAnthony Steinhauser exception_return 27580942622Slaurenw-arm1: 27680942622Slaurenw-arm ret 27780942622Slaurenw-armendfunc neoverse_n1_errata_ic_trap_handler 27880942622Slaurenw-arm 279b04ea14bSJohn Tsichritzis /* --------------------------------------------- 280da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 281b04ea14bSJohn Tsichritzis * register information for crash reporting. 282b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 283b04ea14bSJohn Tsichritzis * a list of register names in ascii and 284b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 285b04ea14bSJohn Tsichritzis * reported. 286b04ea14bSJohn Tsichritzis * --------------------------------------------- 287b04ea14bSJohn Tsichritzis */ 288da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 289da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 290b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 291b04ea14bSJohn Tsichritzis 292da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 293da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 294da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 295b04ea14bSJohn Tsichritzis ret 296da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 297b04ea14bSJohn Tsichritzis 29880942622Slaurenw-armdeclare_cpu_ops_eh neoverse_n1, NEOVERSE_N1_MIDR, \ 299da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 30080942622Slaurenw-arm neoverse_n1_errata_ic_trap_handler, \ 301da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 302