1b04ea14bSJohn Tsichritzis/* 2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h> 10b04ea14bSJohn Tsichritzis#include <cpuamu.h> 11b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 12b04ea14bSJohn Tsichritzis 13076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 16076b5f02SJohn Tsichritzis#endif 17076b5f02SJohn Tsichritzis 18629d04f5SJohn Tsichritzis/* 64-bit only core */ 19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 21629d04f5SJohn Tsichritzis#endif 22629d04f5SJohn Tsichritzis 23b04ea14bSJohn Tsichritzis/* -------------------------------------------------- 245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202. 25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1. 26b04ea14bSJohn Tsichritzis * Inputs: 27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu. 28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17 29b04ea14bSJohn Tsichritzis * -------------------------------------------------- 30b04ea14bSJohn Tsichritzis */ 31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa 32b04ea14bSJohn Tsichritzis /* Compare x0 against revision r1p0 */ 33b04ea14bSJohn Tsichritzis mov x17, x30 34b04ea14bSJohn Tsichritzis bl check_errata_1043202 35b04ea14bSJohn Tsichritzis cbz x0, 1f 36b04ea14bSJohn Tsichritzis 37b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 38b04ea14bSJohn Tsichritzis ldr x0, =0x0 39b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 40b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 41b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 42b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 43b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 44b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 45b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 46b04ea14bSJohn Tsichritzis isb 47b04ea14bSJohn Tsichritzis1: 48b04ea14bSJohn Tsichritzis ret x17 49da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa 50b04ea14bSJohn Tsichritzis 51b04ea14bSJohn Tsichritzisfunc check_errata_1043202 52b04ea14bSJohn Tsichritzis /* Applies to r0p0 and r1p0 */ 53b04ea14bSJohn Tsichritzis mov x1, #0x10 54b04ea14bSJohn Tsichritzis b cpu_rev_var_ls 55b04ea14bSJohn Tsichritzisendfunc check_errata_1043202 56b04ea14bSJohn Tsichritzis 57eca6e453SSami Mujawar/* -------------------------------------------------- 58eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports 59eca6e453SSami Mujawar * SSBS. 60eca6e453SSami Mujawar * 61eca6e453SSami Mujawar * Shall clobber: x0. 62eca6e453SSami Mujawar * -------------------------------------------------- 63eca6e453SSami Mujawar */ 64eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads 65eca6e453SSami Mujawar /* Check if the PE implements SSBS */ 66eca6e453SSami Mujawar mrs x0, id_aa64pfr1_el1 67eca6e453SSami Mujawar tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 68eca6e453SSami Mujawar b.eq 1f 69eca6e453SSami Mujawar 70eca6e453SSami Mujawar /* Disable speculative loads */ 71eca6e453SSami Mujawar msr SSBS, xzr 72eca6e453SSami Mujawar isb 73eca6e453SSami Mujawar 74eca6e453SSami Mujawar1: 75eca6e453SSami Mujawar ret 76eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads 77eca6e453SSami Mujawar 785f5d0763SAndre Przywara/* -------------------------------------------------- 795f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703. 805f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1. 815f5d0763SAndre Przywara * Inputs: 825f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu. 835f5d0763SAndre Przywara * Shall clobber: x0-x17 845f5d0763SAndre Przywara * -------------------------------------------------- 855f5d0763SAndre Przywara */ 865f5d0763SAndre Przywarafunc errata_n1_1315703_wa 875f5d0763SAndre Przywara /* Compare x0 against revision r3p1 */ 885f5d0763SAndre Przywara mov x17, x30 895f5d0763SAndre Przywara bl check_errata_1315703 905f5d0763SAndre Przywara cbz x0, 1f 915f5d0763SAndre Przywara 925f5d0763SAndre Przywara mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 935f5d0763SAndre Przywara orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 945f5d0763SAndre Przywara msr NEOVERSE_N1_CPUACTLR2_EL1, x0 955f5d0763SAndre Przywara isb 965f5d0763SAndre Przywara 975f5d0763SAndre Przywara1: 985f5d0763SAndre Przywara ret x17 995f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa 1005f5d0763SAndre Przywara 1015f5d0763SAndre Przywarafunc check_errata_1315703 1025f5d0763SAndre Przywara /* Applies to everything <= r3p0. */ 1035f5d0763SAndre Przywara mov x1, #0x30 1045f5d0763SAndre Przywara b cpu_rev_var_ls 1055f5d0763SAndre Przywaraendfunc check_errata_1315703 1065f5d0763SAndre Przywara 107da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func 108b04ea14bSJohn Tsichritzis mov x19, x30 1098074448fSJohn Tsichritzis 110eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 1118074448fSJohn Tsichritzis 112632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 113632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 114632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 115632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 116632ab3ebSLouis Mayencourt isb 117632ab3ebSLouis Mayencourt 118b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 119b04ea14bSJohn Tsichritzis mov x18, x0 120b04ea14bSJohn Tsichritzis 121da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202 122b04ea14bSJohn Tsichritzis mov x0, x18 123da6d75a0SJohn Tsichritzis bl errata_n1_1043202_wa 124b04ea14bSJohn Tsichritzis#endif 125b04ea14bSJohn Tsichritzis 1265f5d0763SAndre Przywara#if ERRATA_N1_1315703 1275f5d0763SAndre Przywara mov x0, x18 1285f5d0763SAndre Przywara bl errata_n1_1315703_wa 1295f5d0763SAndre Przywara#endif 1305f5d0763SAndre Przywara 131b04ea14bSJohn Tsichritzis#if ENABLE_AMU 132b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 133b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 134da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 135b04ea14bSJohn Tsichritzis msr actlr_el3, x0 136b04ea14bSJohn Tsichritzis isb 137b04ea14bSJohn Tsichritzis 138b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 139b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 140da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 141b04ea14bSJohn Tsichritzis msr actlr_el2, x0 142b04ea14bSJohn Tsichritzis isb 143b04ea14bSJohn Tsichritzis 144b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 145da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 146b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 147b04ea14bSJohn Tsichritzis isb 148b04ea14bSJohn Tsichritzis#endif 149*bb2f077aSLouis Mayencourt 150*bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184 151*bb2f077aSLouis Mayencourt bl errata_dsu_936184_wa 152*bb2f077aSLouis Mayencourt#endif 153*bb2f077aSLouis Mayencourt 154b04ea14bSJohn Tsichritzis ret x19 155da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func 156b04ea14bSJohn Tsichritzis 157b04ea14bSJohn Tsichritzis /* --------------------------------------------- 158b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 159b04ea14bSJohn Tsichritzis * --------------------------------------------- 160b04ea14bSJohn Tsichritzis */ 161da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 162b04ea14bSJohn Tsichritzis /* --------------------------------------------- 163b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 164b04ea14bSJohn Tsichritzis * --------------------------------------------- 165b04ea14bSJohn Tsichritzis */ 166da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 167da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 168da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 169b04ea14bSJohn Tsichritzis isb 170b04ea14bSJohn Tsichritzis ret 171da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 172b04ea14bSJohn Tsichritzis 173b04ea14bSJohn Tsichritzis#if REPORT_ERRATA 174b04ea14bSJohn Tsichritzis/* 175da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS. 176b04ea14bSJohn Tsichritzis */ 177da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report 178b04ea14bSJohn Tsichritzis stp x8, x30, [sp, #-16]! 179b04ea14bSJohn Tsichritzis 180b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 181b04ea14bSJohn Tsichritzis mov x8, x0 182b04ea14bSJohn Tsichritzis 183b04ea14bSJohn Tsichritzis /* 184b04ea14bSJohn Tsichritzis * Report all errata. The revision-variant information is passed to 185b04ea14bSJohn Tsichritzis * checking functions of each errata. 186b04ea14bSJohn Tsichritzis */ 187da6d75a0SJohn Tsichritzis report_errata ERRATA_N1_1043202, neoverse_n1, 1043202 1885f5d0763SAndre Przywara report_errata ERRATA_N1_1315703, neoverse_n1, 1315703 189*bb2f077aSLouis Mayencourt report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184 190b04ea14bSJohn Tsichritzis 191b04ea14bSJohn Tsichritzis ldp x8, x30, [sp], #16 192b04ea14bSJohn Tsichritzis ret 193da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report 194b04ea14bSJohn Tsichritzis#endif 195b04ea14bSJohn Tsichritzis 196b04ea14bSJohn Tsichritzis /* --------------------------------------------- 197da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 198b04ea14bSJohn Tsichritzis * register information for crash reporting. 199b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 200b04ea14bSJohn Tsichritzis * a list of register names in ascii and 201b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 202b04ea14bSJohn Tsichritzis * reported. 203b04ea14bSJohn Tsichritzis * --------------------------------------------- 204b04ea14bSJohn Tsichritzis */ 205da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 206da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 207b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 208b04ea14bSJohn Tsichritzis 209da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 210da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 211da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 212b04ea14bSJohn Tsichritzis ret 213da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 214b04ea14bSJohn Tsichritzis 215da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \ 216da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 217da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 218