xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n1.S (revision b62673c645752a78f649282cfa293e8da09e3bef)
1b04ea14bSJohn Tsichritzis/*
2*b62673c6SBoyan Karatotev * Copyright (c) 2017-2025, Arm Limited and Contributors. All rights reserved.
3b04ea14bSJohn Tsichritzis *
4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause
5b04ea14bSJohn Tsichritzis */
6b04ea14bSJohn Tsichritzis
7b04ea14bSJohn Tsichritzis#include <arch.h>
8b04ea14bSJohn Tsichritzis#include <asm_macros.S>
9b04ea14bSJohn Tsichritzis#include <cpuamu.h>
10b04ea14bSJohn Tsichritzis#include <cpu_macros.S>
11*b62673c6SBoyan Karatotev#include <dsu_macros.S>
1225bbbd2dSJavier Almansa Sobrino#include <neoverse_n1.h>
131fe4a9d1SBipin Ravi#include "wa_cve_2022_23960_bhb_vector.S"
14b04ea14bSJohn Tsichritzis
15076b5f02SJohn Tsichritzis/* Hardware handled coherency */
16076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0
17076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
18076b5f02SJohn Tsichritzis#endif
19076b5f02SJohn Tsichritzis
20629d04f5SJohn Tsichritzis/* 64-bit only core */
21629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1
22629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23629d04f5SJohn Tsichritzis#endif
24629d04f5SJohn Tsichritzis
2580942622Slaurenw-arm	.global neoverse_n1_errata_ic_trap_handler
2680942622Slaurenw-arm
271fe4a9d1SBipin Ravi#if WORKAROUND_CVE_2022_23960
281fe4a9d1SBipin Ravi	wa_cve_2022_23960_bhb_vector_table NEOVERSE_N1_BHB_LOOP_COUNT, neoverse_n1
291fe4a9d1SBipin Ravi#endif /* WORKAROUND_CVE_2022_23960 */
301fe4a9d1SBipin Ravi
31*b62673c6SBoyan Karatotevworkaround_reset_start neoverse_n1, ERRATUM(936184), ERRATA_DSU_936184
32*b62673c6SBoyan Karatotev	errata_dsu_936184_wa_impl
33*b62673c6SBoyan Karatotevworkaround_reset_end neoverse_n1, ERRATUM(936184)
34*b62673c6SBoyan Karatotev
35*b62673c6SBoyan Karatotevcheck_erratum_custom_start neoverse_n1, ERRATUM(936184)
36*b62673c6SBoyan Karatotev	branch_if_scu_not_present 2f /* label 1 is used in the macro */
37*b62673c6SBoyan Karatotev	check_errata_dsu_936184_impl
38*b62673c6SBoyan Karatotev	2:
39*b62673c6SBoyan Karatotev	ret
40*b62673c6SBoyan Karatotevcheck_erratum_custom_end neoverse_n1, ERRATUM(936184)
41b04ea14bSJohn Tsichritzis
42f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1043202), ERRATA_N1_1043202
43b04ea14bSJohn Tsichritzis	/* Apply instruction patching sequence */
44b04ea14bSJohn Tsichritzis	ldr	x0, =0x0
45b04ea14bSJohn Tsichritzis	msr	CPUPSELR_EL3, x0
46b04ea14bSJohn Tsichritzis	ldr	x0, =0xF3BF8F2F
47b04ea14bSJohn Tsichritzis	msr	CPUPOR_EL3, x0
48b04ea14bSJohn Tsichritzis	ldr	x0, =0xFFFFFFFF
49b04ea14bSJohn Tsichritzis	msr	CPUPMR_EL3, x0
50b04ea14bSJohn Tsichritzis	ldr	x0, =0x800200071
51b04ea14bSJohn Tsichritzis	msr	CPUPCR_EL3, x0
52f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1043202)
53b04ea14bSJohn Tsichritzis
54f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1043202), CPU_REV(1, 0)
55b04ea14bSJohn Tsichritzis
56f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1073348), ERRATA_N1_1073348
5712384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6
58f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1073348)
59a601afe1Slauwal01
60f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1073348), CPU_REV(1, 0)
61a601afe1Slauwal01
62f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1130799), ERRATA_N1_1130799
6312384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59
64f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1130799)
65e34606f2Slauwal01
66f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1130799), CPU_REV(2, 0)
67e34606f2Slauwal01
68f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1165347), ERRATA_N1_1165347
6912384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0
7012384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15
71f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1165347)
722017ab24Slauwal01
73f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1165347), CPU_REV(2, 0)
742017ab24Slauwal01
75f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1207823), ERRATA_N1_1207823
7612384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11
77f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1207823)
78ef5fa7d4Slauwal01
79f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1207823), CPU_REV(2, 0)
80ef5fa7d4Slauwal01
81f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1220197), ERRATA_N1_1220197
8212384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUECTLR_EL1, NEOVERSE_N1_WS_THR_L2_MASK
83f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1220197)
849eceb020Slauwal01
85f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1220197), CPU_REV(2, 0)
869eceb020Slauwal01
87f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1257314), ERRATA_N1_1257314
8812384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR3_EL1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10
89f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1257314)
90335b3c79Slauwal01
91f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1257314), CPU_REV(3, 0)
92335b3c79Slauwal01
93f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1262606), ERRATA_N1_1262606
9412384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
95f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1262606)
96411f4959Slauwal01
97f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1262606), CPU_REV(3, 0)
98411f4959Slauwal01
99f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1262888), ERRATA_N1_1262888
10012384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUECTLR_EL1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT
101f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1262888)
10211c48370Slauwal01
103f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1262888), CPU_REV(3, 0)
10411c48370Slauwal01
105f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1275112), ERRATA_N1_1275112
10612384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
107f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1275112)
1084d8801feSlauwal01
109f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1275112), CPU_REV(3, 0)
1104d8801feSlauwal01
111f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1315703), ERRATA_N1_1315703
11212384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
113f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1315703)
1145f5d0763SAndre Przywara
115f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1315703), CPU_REV(3, 0)
1165f5d0763SAndre Przywara
117f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1542419), ERRATA_N1_1542419
11880942622Slaurenw-arm	/* Apply instruction patching sequence */
11980942622Slaurenw-arm	ldr	x0, =0x0
12080942622Slaurenw-arm	msr	CPUPSELR_EL3, x0
12180942622Slaurenw-arm	ldr	x0, =0xEE670D35
12280942622Slaurenw-arm	msr	CPUPOR_EL3, x0
12380942622Slaurenw-arm	ldr	x0, =0xFFFF0FFF
12480942622Slaurenw-arm	msr	CPUPMR_EL3, x0
12580942622Slaurenw-arm	ldr	x0, =0x08000020007D
12680942622Slaurenw-arm	msr	CPUPCR_EL3, x0
12780942622Slaurenw-arm	isb
128f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1542419)
12980942622Slaurenw-arm
130f86098a6Slaurenw-armcheck_erratum_range neoverse_n1, ERRATUM(1542419), CPU_REV(3, 0), CPU_REV(4, 0)
13180942622Slaurenw-arm
132f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1868343), ERRATA_N1_1868343
13312384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR_EL1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
134f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1868343)
13561f0ffc4Sjohpow01
136f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(1868343), CPU_REV(4, 0)
13761f0ffc4Sjohpow01
138f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, ERRATUM(1946160), ERRATA_N1_1946160
139263ee781Sjohpow01	mov	x0, #3
140263ee781Sjohpow01	msr	S3_6_C15_C8_0, x0
141263ee781Sjohpow01	ldr	x0, =0x10E3900002
142263ee781Sjohpow01	msr	S3_6_C15_C8_2, x0
143263ee781Sjohpow01	ldr	x0, =0x10FFF00083
144263ee781Sjohpow01	msr	S3_6_C15_C8_3, x0
145263ee781Sjohpow01	ldr	x0, =0x2001003FF
146263ee781Sjohpow01	msr	S3_6_C15_C8_1, x0
147263ee781Sjohpow01	mov	x0, #4
148263ee781Sjohpow01	msr	S3_6_C15_C8_0, x0
149263ee781Sjohpow01	ldr	x0, =0x10E3800082
150263ee781Sjohpow01	msr	S3_6_C15_C8_2, x0
151263ee781Sjohpow01	ldr	x0, =0x10FFF00083
152263ee781Sjohpow01	msr	S3_6_C15_C8_3, x0
153263ee781Sjohpow01	ldr	x0, =0x2001003FF
154263ee781Sjohpow01	msr	S3_6_C15_C8_1, x0
155263ee781Sjohpow01	mov	x0, #5
156263ee781Sjohpow01	msr	S3_6_C15_C8_0, x0
157263ee781Sjohpow01	ldr	x0, =0x10E3800200
158263ee781Sjohpow01	msr	S3_6_C15_C8_2, x0
159263ee781Sjohpow01	ldr	x0, =0x10FFF003E0
160263ee781Sjohpow01	msr	S3_6_C15_C8_3, x0
161263ee781Sjohpow01	ldr	x0, =0x2001003FF
162263ee781Sjohpow01	msr	S3_6_C15_C8_1, x0
163263ee781Sjohpow01	isb
164f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, ERRATUM(1946160)
165263ee781Sjohpow01
166f86098a6Slaurenw-armcheck_erratum_range neoverse_n1, ERRATUM(1946160), CPU_REV(3, 0), CPU_REV(4, 1)
167263ee781Sjohpow01
168f86098a6Slaurenw-armworkaround_runtime_start neoverse_n1, ERRATUM(2743102), ERRATA_N1_2743102
1698ce40503SBipin Ravi	/* dsb before isb of power down sequence */
1708ce40503SBipin Ravi	dsb	sy
171f86098a6Slaurenw-armworkaround_runtime_end neoverse_n1, ERRATUM(2743102)
1728ce40503SBipin Ravi
173f86098a6Slaurenw-armcheck_erratum_ls neoverse_n1, ERRATUM(2743102), CPU_REV(4, 1)
1748ce40503SBipin Ravi
175f86098a6Slaurenw-armworkaround_reset_start neoverse_n1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
176f86098a6Slaurenw-arm#if IMAGE_BL31
177f86098a6Slaurenw-arm	/*
178f86098a6Slaurenw-arm	 * The Neoverse-N1 generic vectors are overridden to apply errata
179f86098a6Slaurenw-arm	 * mitigation on exception entry from lower ELs.
180f86098a6Slaurenw-arm	 */
18112384f28Slaurenw-arm	override_vector_table wa_cve_vbar_neoverse_n1
182f86098a6Slaurenw-arm#endif /* IMAGE_BL31 */
183f86098a6Slaurenw-armworkaround_reset_end neoverse_n1, CVE(2022, 23960)
184f86098a6Slaurenw-arm
185f86098a6Slaurenw-armcheck_erratum_chosen neoverse_n1, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
1861fe4a9d1SBipin Ravi
1871ca5c887Slaurenw-arm/* --------------------------------------------------
1881ca5c887Slaurenw-arm * Disable speculative loads if Neoverse N1 supports
1891ca5c887Slaurenw-arm * SSBS.
1901ca5c887Slaurenw-arm *
1911ca5c887Slaurenw-arm * Shall clobber: x0.
1921ca5c887Slaurenw-arm * --------------------------------------------------
1931ca5c887Slaurenw-arm */
1941ca5c887Slaurenw-armfunc neoverse_n1_disable_speculative_loads
1951ca5c887Slaurenw-arm	/* Check if the PE implements SSBS */
1961ca5c887Slaurenw-arm	mrs	x0, id_aa64pfr1_el1
1971ca5c887Slaurenw-arm	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
1981ca5c887Slaurenw-arm	b.eq	1f
1991ca5c887Slaurenw-arm
2001ca5c887Slaurenw-arm	/* Disable speculative loads */
2011ca5c887Slaurenw-arm	msr	SSBS, xzr
2021ca5c887Slaurenw-arm
2031ca5c887Slaurenw-arm1:
2041ca5c887Slaurenw-arm	ret
2051ca5c887Slaurenw-armendfunc neoverse_n1_disable_speculative_loads
2061ca5c887Slaurenw-arm
207f86098a6Slaurenw-armcpu_reset_func_start neoverse_n1
208eca6e453SSami Mujawar	bl neoverse_n1_disable_speculative_loads
2098074448fSJohn Tsichritzis
210632ab3ebSLouis Mayencourt	/* Forces all cacheable atomic instructions to be near */
21112384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUACTLR2_EL1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
212632ab3ebSLouis Mayencourt	isb
213632ab3ebSLouis Mayencourt
214d23acc9eSAndre Przywara#if ENABLE_FEAT_AMU
215b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
21612384f28Slaurenw-arm	sysreg_bit_set actlr_el3, NEOVERSE_N1_ACTLR_AMEN_BIT
217b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
21812384f28Slaurenw-arm	sysreg_bit_set actlr_el2, NEOVERSE_N1_ACTLR_AMEN_BIT
219b04ea14bSJohn Tsichritzis	/* Enable group0 counters */
220da6d75a0SJohn Tsichritzis	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
221b04ea14bSJohn Tsichritzis	msr	CPUAMCNTENSET_EL0, x0
222b04ea14bSJohn Tsichritzis#endif
223bb2f077aSLouis Mayencourt
22425bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC
225f2d6b4eeSManish Pandey	/* Some system may have External LLC, core needs to be made aware */
22612384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUECTLR_EL1, NEOVERSE_N1_CPUECTLR_EL1_EXTLLC_BIT
227f2d6b4eeSManish Pandey#endif
228f86098a6Slaurenw-armcpu_reset_func_end neoverse_n1
229b04ea14bSJohn Tsichritzis
230b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
231b04ea14bSJohn Tsichritzis	 * HW will do the cache maintenance while powering down
232b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
233b04ea14bSJohn Tsichritzis	 */
234da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn
235b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
236b04ea14bSJohn Tsichritzis	 * Enable CPU power down bit in power control register
237b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
238b04ea14bSJohn Tsichritzis	 */
23912384f28Slaurenw-arm	sysreg_bit_set NEOVERSE_N1_CPUPWRCTLR_EL1, NEOVERSE_N1_CORE_PWRDN_EN_MASK
24012384f28Slaurenw-arm
241db9ee834SBoyan Karatotev	apply_erratum neoverse_n1, ERRATUM(2743102), ERRATA_N1_2743102, NO_GET_CPU_REV
24212384f28Slaurenw-arm
243b04ea14bSJohn Tsichritzis	isb
244b04ea14bSJohn Tsichritzis	ret
245da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn
246b04ea14bSJohn Tsichritzis
24780942622Slaurenw-arm/*
24880942622Slaurenw-arm * Handle trap of EL0 IC IVAU instructions to EL3 by executing a TLB
24980942622Slaurenw-arm * inner-shareable invalidation to an arbitrary address followed by a DSB.
25080942622Slaurenw-arm *
25180942622Slaurenw-arm * x1: Exception Syndrome
25280942622Slaurenw-arm */
25380942622Slaurenw-armfunc neoverse_n1_errata_ic_trap_handler
25480942622Slaurenw-arm	cmp	x1, #NEOVERSE_N1_EC_IC_TRAP
25580942622Slaurenw-arm	b.ne	1f
25680942622Slaurenw-arm	tlbi	vae3is, xzr
25780942622Slaurenw-arm	dsb	sy
25880942622Slaurenw-arm
25980942622Slaurenw-arm	# Skip the IC instruction itself
26080942622Slaurenw-arm	mrs     x3, elr_el3
26180942622Slaurenw-arm	add     x3, x3, #4
26280942622Slaurenw-arm	msr     elr_el3, x3
26380942622Slaurenw-arm
26480942622Slaurenw-arm	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
26580942622Slaurenw-arm	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
26680942622Slaurenw-arm	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
26780942622Slaurenw-arm	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
26880942622Slaurenw-arm
26980942622Slaurenw-arm	/*
27080942622Slaurenw-arm	 * Issue Error Synchronization Barrier to synchronize SErrors before
27180942622Slaurenw-arm	 * exiting EL3. We're running with EAs unmasked, so any synchronized
27280942622Slaurenw-arm	 * errors would be taken immediately; therefore no need to inspect
27380942622Slaurenw-arm	 * DISR_EL1 register.
27480942622Slaurenw-arm	 */
27580942622Slaurenw-arm	esb
276f461fe34SAnthony Steinhauser	exception_return
27780942622Slaurenw-arm1:
27880942622Slaurenw-arm	ret
27980942622Slaurenw-armendfunc neoverse_n1_errata_ic_trap_handler
28080942622Slaurenw-arm
281b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
282da6d75a0SJohn Tsichritzis	 * This function provides neoverse_n1 specific
283b04ea14bSJohn Tsichritzis	 * register information for crash reporting.
284b04ea14bSJohn Tsichritzis	 * It needs to return with x6 pointing to
285b04ea14bSJohn Tsichritzis	 * a list of register names in ascii and
286b04ea14bSJohn Tsichritzis	 * x8 - x15 having values of registers to be
287b04ea14bSJohn Tsichritzis	 * reported.
288b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
289b04ea14bSJohn Tsichritzis	 */
290da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS"
291da6d75a0SJohn Tsichritzisneoverse_n1_regs:  /* The ascii list of register names to be reported */
292b04ea14bSJohn Tsichritzis	.asciz	"cpuectlr_el1", ""
293b04ea14bSJohn Tsichritzis
294da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump
295da6d75a0SJohn Tsichritzis	adr	x6, neoverse_n1_regs
296da6d75a0SJohn Tsichritzis	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
297b04ea14bSJohn Tsichritzis	ret
298da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump
299b04ea14bSJohn Tsichritzis
30080942622Slaurenw-armdeclare_cpu_ops_eh neoverse_n1, NEOVERSE_N1_MIDR, \
301da6d75a0SJohn Tsichritzis	neoverse_n1_reset_func, \
30280942622Slaurenw-arm	neoverse_n1_errata_ic_trap_handler, \
303da6d75a0SJohn Tsichritzis	neoverse_n1_core_pwr_dwn
304