xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n1.S (revision 9eceb020d79614cf41d64f6eae4086f3b5390203)
1b04ea14bSJohn Tsichritzis/*
2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3b04ea14bSJohn Tsichritzis *
4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause
5b04ea14bSJohn Tsichritzis */
6b04ea14bSJohn Tsichritzis
7b04ea14bSJohn Tsichritzis#include <arch.h>
8b04ea14bSJohn Tsichritzis#include <asm_macros.S>
9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h>
10b04ea14bSJohn Tsichritzis#include <cpuamu.h>
11b04ea14bSJohn Tsichritzis#include <cpu_macros.S>
12b04ea14bSJohn Tsichritzis
13076b5f02SJohn Tsichritzis/* Hardware handled coherency */
14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0
15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
16076b5f02SJohn Tsichritzis#endif
17076b5f02SJohn Tsichritzis
18629d04f5SJohn Tsichritzis/* 64-bit only core */
19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1
20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
21629d04f5SJohn Tsichritzis#endif
22629d04f5SJohn Tsichritzis
23b04ea14bSJohn Tsichritzis/* --------------------------------------------------
245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202.
25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1.
26b04ea14bSJohn Tsichritzis * Inputs:
27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu.
28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17
29b04ea14bSJohn Tsichritzis * --------------------------------------------------
30b04ea14bSJohn Tsichritzis */
31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa
32b04ea14bSJohn Tsichritzis	/* Compare x0 against revision r1p0 */
33b04ea14bSJohn Tsichritzis	mov	x17, x30
34b04ea14bSJohn Tsichritzis	bl	check_errata_1043202
35b04ea14bSJohn Tsichritzis	cbz	x0, 1f
36b04ea14bSJohn Tsichritzis
37b04ea14bSJohn Tsichritzis	/* Apply instruction patching sequence */
38b04ea14bSJohn Tsichritzis	ldr	x0, =0x0
39b04ea14bSJohn Tsichritzis	msr	CPUPSELR_EL3, x0
40b04ea14bSJohn Tsichritzis	ldr	x0, =0xF3BF8F2F
41b04ea14bSJohn Tsichritzis	msr	CPUPOR_EL3, x0
42b04ea14bSJohn Tsichritzis	ldr	x0, =0xFFFFFFFF
43b04ea14bSJohn Tsichritzis	msr	CPUPMR_EL3, x0
44b04ea14bSJohn Tsichritzis	ldr	x0, =0x800200071
45b04ea14bSJohn Tsichritzis	msr	CPUPCR_EL3, x0
46b04ea14bSJohn Tsichritzis	isb
47b04ea14bSJohn Tsichritzis1:
48b04ea14bSJohn Tsichritzis	ret	x17
49da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa
50b04ea14bSJohn Tsichritzis
51b04ea14bSJohn Tsichritzisfunc check_errata_1043202
52b04ea14bSJohn Tsichritzis	/* Applies to r0p0 and r1p0 */
53b04ea14bSJohn Tsichritzis	mov	x1, #0x10
54b04ea14bSJohn Tsichritzis	b	cpu_rev_var_ls
55b04ea14bSJohn Tsichritzisendfunc check_errata_1043202
56b04ea14bSJohn Tsichritzis
57eca6e453SSami Mujawar/* --------------------------------------------------
58eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports
59eca6e453SSami Mujawar * SSBS.
60eca6e453SSami Mujawar *
61eca6e453SSami Mujawar * Shall clobber: x0.
62eca6e453SSami Mujawar * --------------------------------------------------
63eca6e453SSami Mujawar */
64eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads
65eca6e453SSami Mujawar	/* Check if the PE implements SSBS */
66eca6e453SSami Mujawar	mrs	x0, id_aa64pfr1_el1
67eca6e453SSami Mujawar	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
68eca6e453SSami Mujawar	b.eq	1f
69eca6e453SSami Mujawar
70eca6e453SSami Mujawar	/* Disable speculative loads */
71eca6e453SSami Mujawar	msr	SSBS, xzr
72eca6e453SSami Mujawar	isb
73eca6e453SSami Mujawar
74eca6e453SSami Mujawar1:
75eca6e453SSami Mujawar	ret
76eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads
77eca6e453SSami Mujawar
785f5d0763SAndre Przywara/* --------------------------------------------------
79a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348
80a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1.
81a601afe1Slauwal01 * Inputs:
82a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
83a601afe1Slauwal01 * Shall clobber: x0-x17
84a601afe1Slauwal01 * --------------------------------------------------
85a601afe1Slauwal01 */
86a601afe1Slauwal01func errata_n1_1073348_wa
87a601afe1Slauwal01	/* Compare x0 against revision r1p0 */
88a601afe1Slauwal01	mov	x17, x30
89a601afe1Slauwal01	bl	check_errata_1073348
90a601afe1Slauwal01	cbz	x0, 1f
91a601afe1Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
92a601afe1Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6
93a601afe1Slauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
94a601afe1Slauwal01	isb
95a601afe1Slauwal011:
96a601afe1Slauwal01	ret	x17
97a601afe1Slauwal01endfunc errata_n1_1073348_wa
98a601afe1Slauwal01
99a601afe1Slauwal01func check_errata_1073348
100a601afe1Slauwal01	/* Applies to r0p0 and r1p0 */
101a601afe1Slauwal01	mov	x1, #0x10
102a601afe1Slauwal01	b	cpu_rev_var_ls
103a601afe1Slauwal01endfunc check_errata_1073348
104a601afe1Slauwal01
105a601afe1Slauwal01/* --------------------------------------------------
106e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799
107e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
108e34606f2Slauwal01 * Inputs:
109e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
110e34606f2Slauwal01 * Shall clobber: x0-x17
111e34606f2Slauwal01 * --------------------------------------------------
112e34606f2Slauwal01 */
113e34606f2Slauwal01func errata_n1_1130799_wa
114e34606f2Slauwal01	/* Compare x0 against revision r2p0 */
115e34606f2Slauwal01	mov	x17, x30
116e34606f2Slauwal01	bl	check_errata_1130799
117e34606f2Slauwal01	cbz	x0, 1f
118e34606f2Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
119e34606f2Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59
120e34606f2Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
121e34606f2Slauwal01	isb
122e34606f2Slauwal011:
123e34606f2Slauwal01	ret	x17
124e34606f2Slauwal01endfunc errata_n1_1130799_wa
125e34606f2Slauwal01
126e34606f2Slauwal01func check_errata_1130799
127e34606f2Slauwal01	/* Applies to <=r2p0 */
128e34606f2Slauwal01	mov	x1, #0x20
129e34606f2Slauwal01	b	cpu_rev_var_ls
130e34606f2Slauwal01endfunc check_errata_1130799
131e34606f2Slauwal01
132e34606f2Slauwal01/* --------------------------------------------------
1332017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347
1342017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
1352017ab24Slauwal01 * Inputs:
1362017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
1372017ab24Slauwal01 * Shall clobber: x0-x17
1382017ab24Slauwal01 * --------------------------------------------------
1392017ab24Slauwal01 */
1402017ab24Slauwal01func errata_n1_1165347_wa
1412017ab24Slauwal01	/* Compare x0 against revision r2p0 */
1422017ab24Slauwal01	mov	x17, x30
1432017ab24Slauwal01	bl	check_errata_1165347
1442017ab24Slauwal01	cbz	x0, 1f
1452017ab24Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
1462017ab24Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0
1472017ab24Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15
1482017ab24Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
1492017ab24Slauwal01	isb
1502017ab24Slauwal011:
1512017ab24Slauwal01	ret	x17
1522017ab24Slauwal01endfunc errata_n1_1165347_wa
1532017ab24Slauwal01
1542017ab24Slauwal01func check_errata_1165347
1552017ab24Slauwal01	/* Applies to <=r2p0 */
1562017ab24Slauwal01	mov	x1, #0x20
1572017ab24Slauwal01	b	cpu_rev_var_ls
1582017ab24Slauwal01endfunc check_errata_1165347
1592017ab24Slauwal01
1602017ab24Slauwal01/* --------------------------------------------------
161ef5fa7d4Slauwal01 * Errata Workaround for Neoverse N1 Errata #1207823
162ef5fa7d4Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
163ef5fa7d4Slauwal01 * Inputs:
164ef5fa7d4Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
165ef5fa7d4Slauwal01 * Shall clobber: x0-x17
166ef5fa7d4Slauwal01 * --------------------------------------------------
167ef5fa7d4Slauwal01 */
168ef5fa7d4Slauwal01func errata_n1_1207823_wa
169ef5fa7d4Slauwal01	/* Compare x0 against revision r2p0 */
170ef5fa7d4Slauwal01	mov	x17, x30
171ef5fa7d4Slauwal01	bl	check_errata_1207823
172ef5fa7d4Slauwal01	cbz	x0, 1f
173ef5fa7d4Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
174ef5fa7d4Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11
175ef5fa7d4Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
176ef5fa7d4Slauwal01	isb
177ef5fa7d4Slauwal011:
178ef5fa7d4Slauwal01	ret	x17
179ef5fa7d4Slauwal01endfunc errata_n1_1207823_wa
180ef5fa7d4Slauwal01
181ef5fa7d4Slauwal01func check_errata_1207823
182ef5fa7d4Slauwal01	/* Applies to <=r2p0 */
183ef5fa7d4Slauwal01	mov	x1, #0x20
184ef5fa7d4Slauwal01	b	cpu_rev_var_ls
185ef5fa7d4Slauwal01endfunc check_errata_1207823
186ef5fa7d4Slauwal01
187ef5fa7d4Slauwal01/* --------------------------------------------------
188*9eceb020Slauwal01 * Errata Workaround for Neoverse N1 Errata #1220197
189*9eceb020Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
190*9eceb020Slauwal01 * Inputs:
191*9eceb020Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
192*9eceb020Slauwal01 * Shall clobber: x0-x17
193*9eceb020Slauwal01 * --------------------------------------------------
194*9eceb020Slauwal01 */
195*9eceb020Slauwal01func errata_n1_1220197_wa
196*9eceb020Slauwal01	/* Compare x0 against revision r2p0 */
197*9eceb020Slauwal01	mov	x17, x30
198*9eceb020Slauwal01	bl	check_errata_1220197
199*9eceb020Slauwal01	cbz	x0, 1f
200*9eceb020Slauwal01	mrs	x1, NEOVERSE_N1_CPUECTLR_EL1
201*9eceb020Slauwal01	orr	x1, x1, NEOVERSE_N1_WS_THR_L2_MASK
202*9eceb020Slauwal01	msr	NEOVERSE_N1_CPUECTLR_EL1, x1
203*9eceb020Slauwal01	isb
204*9eceb020Slauwal011:
205*9eceb020Slauwal01	ret	x17
206*9eceb020Slauwal01endfunc errata_n1_1220197_wa
207*9eceb020Slauwal01
208*9eceb020Slauwal01func check_errata_1220197
209*9eceb020Slauwal01	/* Applies to <=r2p0 */
210*9eceb020Slauwal01	mov	x1, #0x20
211*9eceb020Slauwal01	b	cpu_rev_var_ls
212*9eceb020Slauwal01endfunc check_errata_1220197
213*9eceb020Slauwal01
214*9eceb020Slauwal01/* --------------------------------------------------
2155f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703.
2165f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1.
2175f5d0763SAndre Przywara * Inputs:
2185f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu.
2195f5d0763SAndre Przywara * Shall clobber: x0-x17
2205f5d0763SAndre Przywara * --------------------------------------------------
2215f5d0763SAndre Przywara */
2225f5d0763SAndre Przywarafunc errata_n1_1315703_wa
2235f5d0763SAndre Przywara	/* Compare x0 against revision r3p1 */
2245f5d0763SAndre Przywara	mov	x17, x30
2255f5d0763SAndre Przywara	bl	check_errata_1315703
2265f5d0763SAndre Przywara	cbz	x0, 1f
2275f5d0763SAndre Przywara
2285f5d0763SAndre Przywara	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
2295f5d0763SAndre Przywara	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
2305f5d0763SAndre Przywara	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
2315f5d0763SAndre Przywara	isb
2325f5d0763SAndre Przywara
2335f5d0763SAndre Przywara1:
2345f5d0763SAndre Przywara	ret	x17
2355f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa
2365f5d0763SAndre Przywara
2375f5d0763SAndre Przywarafunc check_errata_1315703
2385f5d0763SAndre Przywara	/* Applies to everything <= r3p0. */
2395f5d0763SAndre Przywara	mov	x1, #0x30
2405f5d0763SAndre Przywara	b	cpu_rev_var_ls
2415f5d0763SAndre Przywaraendfunc check_errata_1315703
2425f5d0763SAndre Przywara
243da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func
244b04ea14bSJohn Tsichritzis	mov	x19, x30
2458074448fSJohn Tsichritzis
246eca6e453SSami Mujawar	bl neoverse_n1_disable_speculative_loads
2478074448fSJohn Tsichritzis
248632ab3ebSLouis Mayencourt	/* Forces all cacheable atomic instructions to be near */
249632ab3ebSLouis Mayencourt	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
250632ab3ebSLouis Mayencourt	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
251632ab3ebSLouis Mayencourt	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
252632ab3ebSLouis Mayencourt	isb
253632ab3ebSLouis Mayencourt
254b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
255b04ea14bSJohn Tsichritzis	mov	x18, x0
256b04ea14bSJohn Tsichritzis
257da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202
258b04ea14bSJohn Tsichritzis	mov	x0, x18
259da6d75a0SJohn Tsichritzis	bl	errata_n1_1043202_wa
260b04ea14bSJohn Tsichritzis#endif
261b04ea14bSJohn Tsichritzis
262a601afe1Slauwal01#if ERRATA_N1_1073348
263a601afe1Slauwal01	mov	x0, x18
264a601afe1Slauwal01	bl	errata_n1_1073348_wa
265a601afe1Slauwal01#endif
266a601afe1Slauwal01
267e34606f2Slauwal01#if ERRATA_N1_1130799
268e34606f2Slauwal01	mov	x0, x18
269e34606f2Slauwal01	bl	errata_n1_1130799_wa
270e34606f2Slauwal01#endif
271e34606f2Slauwal01
2722017ab24Slauwal01#if ERRATA_N1_1165347
2732017ab24Slauwal01	mov	x0, x18
2742017ab24Slauwal01	bl	errata_n1_1165347_wa
2752017ab24Slauwal01#endif
2762017ab24Slauwal01
277ef5fa7d4Slauwal01#if ERRATA_N1_1207823
278ef5fa7d4Slauwal01	mov	x0, x18
279ef5fa7d4Slauwal01	bl	errata_n1_1207823_wa
280ef5fa7d4Slauwal01#endif
281ef5fa7d4Slauwal01
282*9eceb020Slauwal01#if ERRATA_N1_1220197
283*9eceb020Slauwal01	mov	x0, x18
284*9eceb020Slauwal01	bl	errata_n1_1220197_wa
285*9eceb020Slauwal01#endif
286*9eceb020Slauwal01
2875f5d0763SAndre Przywara#if ERRATA_N1_1315703
2885f5d0763SAndre Przywara	mov	x0, x18
2895f5d0763SAndre Przywara	bl	errata_n1_1315703_wa
2905f5d0763SAndre Przywara#endif
2915f5d0763SAndre Przywara
292b04ea14bSJohn Tsichritzis#if ENABLE_AMU
293b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
294b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el3
295da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
296b04ea14bSJohn Tsichritzis	msr	actlr_el3, x0
297b04ea14bSJohn Tsichritzis	isb
298b04ea14bSJohn Tsichritzis
299b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
300b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el2
301da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
302b04ea14bSJohn Tsichritzis	msr	actlr_el2, x0
303b04ea14bSJohn Tsichritzis	isb
304b04ea14bSJohn Tsichritzis
305b04ea14bSJohn Tsichritzis	/* Enable group0 counters */
306da6d75a0SJohn Tsichritzis	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
307b04ea14bSJohn Tsichritzis	msr	CPUAMCNTENSET_EL0, x0
308b04ea14bSJohn Tsichritzis	isb
309b04ea14bSJohn Tsichritzis#endif
310bb2f077aSLouis Mayencourt
311bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184
312bb2f077aSLouis Mayencourt	bl	errata_dsu_936184_wa
313bb2f077aSLouis Mayencourt#endif
314bb2f077aSLouis Mayencourt
315b04ea14bSJohn Tsichritzis	ret	x19
316da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func
317b04ea14bSJohn Tsichritzis
318b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
319b04ea14bSJohn Tsichritzis	 * HW will do the cache maintenance while powering down
320b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
321b04ea14bSJohn Tsichritzis	 */
322da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn
323b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
324b04ea14bSJohn Tsichritzis	 * Enable CPU power down bit in power control register
325b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
326b04ea14bSJohn Tsichritzis	 */
327da6d75a0SJohn Tsichritzis	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
328da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
329da6d75a0SJohn Tsichritzis	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
330b04ea14bSJohn Tsichritzis	isb
331b04ea14bSJohn Tsichritzis	ret
332da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn
333b04ea14bSJohn Tsichritzis
334b04ea14bSJohn Tsichritzis#if REPORT_ERRATA
335b04ea14bSJohn Tsichritzis/*
336da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS.
337b04ea14bSJohn Tsichritzis */
338da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report
339b04ea14bSJohn Tsichritzis	stp	x8, x30, [sp, #-16]!
340b04ea14bSJohn Tsichritzis
341b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
342b04ea14bSJohn Tsichritzis	mov	x8, x0
343b04ea14bSJohn Tsichritzis
344b04ea14bSJohn Tsichritzis	/*
345b04ea14bSJohn Tsichritzis	 * Report all errata. The revision-variant information is passed to
346b04ea14bSJohn Tsichritzis	 * checking functions of each errata.
347b04ea14bSJohn Tsichritzis	 */
348da6d75a0SJohn Tsichritzis	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
349a601afe1Slauwal01	report_errata ERRATA_N1_1073348, neoverse_n1, 1073348
350e34606f2Slauwal01	report_errata ERRATA_N1_1130799, neoverse_n1, 1130799
3512017ab24Slauwal01	report_errata ERRATA_N1_1165347, neoverse_n1, 1165347
352ef5fa7d4Slauwal01	report_errata ERRATA_N1_1207823, neoverse_n1, 1207823
353*9eceb020Slauwal01	report_errata ERRATA_N1_1220197, neoverse_n1, 1220197
3545f5d0763SAndre Przywara	report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
355bb2f077aSLouis Mayencourt	report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184
356b04ea14bSJohn Tsichritzis
357b04ea14bSJohn Tsichritzis	ldp	x8, x30, [sp], #16
358b04ea14bSJohn Tsichritzis	ret
359da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report
360b04ea14bSJohn Tsichritzis#endif
361b04ea14bSJohn Tsichritzis
362b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
363da6d75a0SJohn Tsichritzis	 * This function provides neoverse_n1 specific
364b04ea14bSJohn Tsichritzis	 * register information for crash reporting.
365b04ea14bSJohn Tsichritzis	 * It needs to return with x6 pointing to
366b04ea14bSJohn Tsichritzis	 * a list of register names in ascii and
367b04ea14bSJohn Tsichritzis	 * x8 - x15 having values of registers to be
368b04ea14bSJohn Tsichritzis	 * reported.
369b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
370b04ea14bSJohn Tsichritzis	 */
371da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS"
372da6d75a0SJohn Tsichritzisneoverse_n1_regs:  /* The ascii list of register names to be reported */
373b04ea14bSJohn Tsichritzis	.asciz	"cpuectlr_el1", ""
374b04ea14bSJohn Tsichritzis
375da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump
376da6d75a0SJohn Tsichritzis	adr	x6, neoverse_n1_regs
377da6d75a0SJohn Tsichritzis	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
378b04ea14bSJohn Tsichritzis	ret
379da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump
380b04ea14bSJohn Tsichritzis
381da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
382da6d75a0SJohn Tsichritzis	neoverse_n1_reset_func, \
383da6d75a0SJohn Tsichritzis	neoverse_n1_core_pwr_dwn
384