1b04ea14bSJohn Tsichritzis/* 2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h> 10b04ea14bSJohn Tsichritzis#include <cpuamu.h> 11b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 12*80942622Slaurenw-arm#include <context.h> 13b04ea14bSJohn Tsichritzis 14076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 15076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 16076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 17076b5f02SJohn Tsichritzis#endif 18076b5f02SJohn Tsichritzis 19629d04f5SJohn Tsichritzis/* 64-bit only core */ 20629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 21629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 22629d04f5SJohn Tsichritzis#endif 23629d04f5SJohn Tsichritzis 24*80942622Slaurenw-arm#if ERRATA_N1_IC_TRAP 25*80942622Slaurenw-arm .global neoverse_n1_errata_ic_trap_handler 26*80942622Slaurenw-arm#endif 27*80942622Slaurenw-arm 28b04ea14bSJohn Tsichritzis/* -------------------------------------------------- 295f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202. 30da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1. 31b04ea14bSJohn Tsichritzis * Inputs: 32b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu. 33b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17 34b04ea14bSJohn Tsichritzis * -------------------------------------------------- 35b04ea14bSJohn Tsichritzis */ 36da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa 37b04ea14bSJohn Tsichritzis /* Compare x0 against revision r1p0 */ 38b04ea14bSJohn Tsichritzis mov x17, x30 39b04ea14bSJohn Tsichritzis bl check_errata_1043202 40b04ea14bSJohn Tsichritzis cbz x0, 1f 41b04ea14bSJohn Tsichritzis 42b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 43b04ea14bSJohn Tsichritzis ldr x0, =0x0 44b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 45b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 46b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 47b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 48b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 49b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 50b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 51a33ec1e7Slaurenw-arm isb 52b04ea14bSJohn Tsichritzis1: 53b04ea14bSJohn Tsichritzis ret x17 54da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa 55b04ea14bSJohn Tsichritzis 56b04ea14bSJohn Tsichritzisfunc check_errata_1043202 57b04ea14bSJohn Tsichritzis /* Applies to r0p0 and r1p0 */ 58b04ea14bSJohn Tsichritzis mov x1, #0x10 59b04ea14bSJohn Tsichritzis b cpu_rev_var_ls 60b04ea14bSJohn Tsichritzisendfunc check_errata_1043202 61b04ea14bSJohn Tsichritzis 62eca6e453SSami Mujawar/* -------------------------------------------------- 63eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports 64eca6e453SSami Mujawar * SSBS. 65eca6e453SSami Mujawar * 66eca6e453SSami Mujawar * Shall clobber: x0. 67eca6e453SSami Mujawar * -------------------------------------------------- 68eca6e453SSami Mujawar */ 69eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads 70eca6e453SSami Mujawar /* Check if the PE implements SSBS */ 71eca6e453SSami Mujawar mrs x0, id_aa64pfr1_el1 72eca6e453SSami Mujawar tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 73eca6e453SSami Mujawar b.eq 1f 74eca6e453SSami Mujawar 75eca6e453SSami Mujawar /* Disable speculative loads */ 76eca6e453SSami Mujawar msr SSBS, xzr 77eca6e453SSami Mujawar 78eca6e453SSami Mujawar1: 79eca6e453SSami Mujawar ret 80eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads 81eca6e453SSami Mujawar 825f5d0763SAndre Przywara/* -------------------------------------------------- 83a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348 84a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1. 85a601afe1Slauwal01 * Inputs: 86a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 87a601afe1Slauwal01 * Shall clobber: x0-x17 88a601afe1Slauwal01 * -------------------------------------------------- 89a601afe1Slauwal01 */ 90a601afe1Slauwal01func errata_n1_1073348_wa 91a601afe1Slauwal01 /* Compare x0 against revision r1p0 */ 92a601afe1Slauwal01 mov x17, x30 93a601afe1Slauwal01 bl check_errata_1073348 94a601afe1Slauwal01 cbz x0, 1f 95a601afe1Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 96a601afe1Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6 97a601afe1Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 98a601afe1Slauwal011: 99a601afe1Slauwal01 ret x17 100a601afe1Slauwal01endfunc errata_n1_1073348_wa 101a601afe1Slauwal01 102a601afe1Slauwal01func check_errata_1073348 103a601afe1Slauwal01 /* Applies to r0p0 and r1p0 */ 104a601afe1Slauwal01 mov x1, #0x10 105a601afe1Slauwal01 b cpu_rev_var_ls 106a601afe1Slauwal01endfunc check_errata_1073348 107a601afe1Slauwal01 108a601afe1Slauwal01/* -------------------------------------------------- 109e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799 110e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 111e34606f2Slauwal01 * Inputs: 112e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 113e34606f2Slauwal01 * Shall clobber: x0-x17 114e34606f2Slauwal01 * -------------------------------------------------- 115e34606f2Slauwal01 */ 116e34606f2Slauwal01func errata_n1_1130799_wa 117e34606f2Slauwal01 /* Compare x0 against revision r2p0 */ 118e34606f2Slauwal01 mov x17, x30 119e34606f2Slauwal01 bl check_errata_1130799 120e34606f2Slauwal01 cbz x0, 1f 121e34606f2Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 122e34606f2Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59 123e34606f2Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 124e34606f2Slauwal011: 125e34606f2Slauwal01 ret x17 126e34606f2Slauwal01endfunc errata_n1_1130799_wa 127e34606f2Slauwal01 128e34606f2Slauwal01func check_errata_1130799 129e34606f2Slauwal01 /* Applies to <=r2p0 */ 130e34606f2Slauwal01 mov x1, #0x20 131e34606f2Slauwal01 b cpu_rev_var_ls 132e34606f2Slauwal01endfunc check_errata_1130799 133e34606f2Slauwal01 134e34606f2Slauwal01/* -------------------------------------------------- 1352017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347 1362017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 1372017ab24Slauwal01 * Inputs: 1382017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 1392017ab24Slauwal01 * Shall clobber: x0-x17 1402017ab24Slauwal01 * -------------------------------------------------- 1412017ab24Slauwal01 */ 1422017ab24Slauwal01func errata_n1_1165347_wa 1432017ab24Slauwal01 /* Compare x0 against revision r2p0 */ 1442017ab24Slauwal01 mov x17, x30 1452017ab24Slauwal01 bl check_errata_1165347 1462017ab24Slauwal01 cbz x0, 1f 1472017ab24Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 1482017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0 1492017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15 1502017ab24Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 1512017ab24Slauwal011: 1522017ab24Slauwal01 ret x17 1532017ab24Slauwal01endfunc errata_n1_1165347_wa 1542017ab24Slauwal01 1552017ab24Slauwal01func check_errata_1165347 1562017ab24Slauwal01 /* Applies to <=r2p0 */ 1572017ab24Slauwal01 mov x1, #0x20 1582017ab24Slauwal01 b cpu_rev_var_ls 1592017ab24Slauwal01endfunc check_errata_1165347 1602017ab24Slauwal01 1612017ab24Slauwal01/* -------------------------------------------------- 162ef5fa7d4Slauwal01 * Errata Workaround for Neoverse N1 Errata #1207823 163ef5fa7d4Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 164ef5fa7d4Slauwal01 * Inputs: 165ef5fa7d4Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 166ef5fa7d4Slauwal01 * Shall clobber: x0-x17 167ef5fa7d4Slauwal01 * -------------------------------------------------- 168ef5fa7d4Slauwal01 */ 169ef5fa7d4Slauwal01func errata_n1_1207823_wa 170ef5fa7d4Slauwal01 /* Compare x0 against revision r2p0 */ 171ef5fa7d4Slauwal01 mov x17, x30 172ef5fa7d4Slauwal01 bl check_errata_1207823 173ef5fa7d4Slauwal01 cbz x0, 1f 174ef5fa7d4Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 175ef5fa7d4Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11 176ef5fa7d4Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 177ef5fa7d4Slauwal011: 178ef5fa7d4Slauwal01 ret x17 179ef5fa7d4Slauwal01endfunc errata_n1_1207823_wa 180ef5fa7d4Slauwal01 181ef5fa7d4Slauwal01func check_errata_1207823 182ef5fa7d4Slauwal01 /* Applies to <=r2p0 */ 183ef5fa7d4Slauwal01 mov x1, #0x20 184ef5fa7d4Slauwal01 b cpu_rev_var_ls 185ef5fa7d4Slauwal01endfunc check_errata_1207823 186ef5fa7d4Slauwal01 187ef5fa7d4Slauwal01/* -------------------------------------------------- 1889eceb020Slauwal01 * Errata Workaround for Neoverse N1 Errata #1220197 1899eceb020Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 1909eceb020Slauwal01 * Inputs: 1919eceb020Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 1929eceb020Slauwal01 * Shall clobber: x0-x17 1939eceb020Slauwal01 * -------------------------------------------------- 1949eceb020Slauwal01 */ 1959eceb020Slauwal01func errata_n1_1220197_wa 1969eceb020Slauwal01 /* Compare x0 against revision r2p0 */ 1979eceb020Slauwal01 mov x17, x30 1989eceb020Slauwal01 bl check_errata_1220197 1999eceb020Slauwal01 cbz x0, 1f 2009eceb020Slauwal01 mrs x1, NEOVERSE_N1_CPUECTLR_EL1 2019eceb020Slauwal01 orr x1, x1, NEOVERSE_N1_WS_THR_L2_MASK 2029eceb020Slauwal01 msr NEOVERSE_N1_CPUECTLR_EL1, x1 2039eceb020Slauwal011: 2049eceb020Slauwal01 ret x17 2059eceb020Slauwal01endfunc errata_n1_1220197_wa 2069eceb020Slauwal01 2079eceb020Slauwal01func check_errata_1220197 2089eceb020Slauwal01 /* Applies to <=r2p0 */ 2099eceb020Slauwal01 mov x1, #0x20 2109eceb020Slauwal01 b cpu_rev_var_ls 2119eceb020Slauwal01endfunc check_errata_1220197 2129eceb020Slauwal01 2139eceb020Slauwal01/* -------------------------------------------------- 214335b3c79Slauwal01 * Errata Workaround for Neoverse N1 Errata #1257314 215335b3c79Slauwal01 * This applies to revision <=r3p0 of Neoverse N1. 216335b3c79Slauwal01 * Inputs: 217335b3c79Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 218335b3c79Slauwal01 * Shall clobber: x0-x17 219335b3c79Slauwal01 * -------------------------------------------------- 220335b3c79Slauwal01 */ 221335b3c79Slauwal01func errata_n1_1257314_wa 222335b3c79Slauwal01 /* Compare x0 against revision r3p0 */ 223335b3c79Slauwal01 mov x17, x30 224335b3c79Slauwal01 bl check_errata_1257314 225335b3c79Slauwal01 cbz x0, 1f 226335b3c79Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR3_EL1 227335b3c79Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10 228335b3c79Slauwal01 msr NEOVERSE_N1_CPUACTLR3_EL1, x1 229335b3c79Slauwal011: 230335b3c79Slauwal01 ret x17 231335b3c79Slauwal01endfunc errata_n1_1257314_wa 232335b3c79Slauwal01 233335b3c79Slauwal01func check_errata_1257314 234335b3c79Slauwal01 /* Applies to <=r3p0 */ 235335b3c79Slauwal01 mov x1, #0x30 236335b3c79Slauwal01 b cpu_rev_var_ls 237335b3c79Slauwal01endfunc check_errata_1257314 238335b3c79Slauwal01 239335b3c79Slauwal01/* -------------------------------------------------- 240411f4959Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262606 241411f4959Slauwal01 * This applies to revision <=r3p0 of Neoverse N1. 242411f4959Slauwal01 * Inputs: 243411f4959Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 244411f4959Slauwal01 * Shall clobber: x0-x17 245411f4959Slauwal01 * -------------------------------------------------- 246411f4959Slauwal01 */ 247411f4959Slauwal01func errata_n1_1262606_wa 248411f4959Slauwal01 /* Compare x0 against revision r3p0 */ 249411f4959Slauwal01 mov x17, x30 250411f4959Slauwal01 bl check_errata_1262606 251411f4959Slauwal01 cbz x0, 1f 252411f4959Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 253411f4959Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 254411f4959Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 255411f4959Slauwal011: 256411f4959Slauwal01 ret x17 257411f4959Slauwal01endfunc errata_n1_1262606_wa 258411f4959Slauwal01 259411f4959Slauwal01func check_errata_1262606 260411f4959Slauwal01 /* Applies to <=r3p0 */ 261411f4959Slauwal01 mov x1, #0x30 262411f4959Slauwal01 b cpu_rev_var_ls 263411f4959Slauwal01endfunc check_errata_1262606 264411f4959Slauwal01 265411f4959Slauwal01/* -------------------------------------------------- 26611c48370Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262888 26711c48370Slauwal01 * This applies to revision <=r3p0 of Neoverse N1. 26811c48370Slauwal01 * Inputs: 26911c48370Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 27011c48370Slauwal01 * Shall clobber: x0-x17 27111c48370Slauwal01 * -------------------------------------------------- 27211c48370Slauwal01 */ 27311c48370Slauwal01func errata_n1_1262888_wa 27411c48370Slauwal01 /* Compare x0 against revision r3p0 */ 27511c48370Slauwal01 mov x17, x30 27611c48370Slauwal01 bl check_errata_1262888 27711c48370Slauwal01 cbz x0, 1f 27811c48370Slauwal01 mrs x1, NEOVERSE_N1_CPUECTLR_EL1 27911c48370Slauwal01 orr x1, x1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT 28011c48370Slauwal01 msr NEOVERSE_N1_CPUECTLR_EL1, x1 28111c48370Slauwal011: 28211c48370Slauwal01 ret x17 28311c48370Slauwal01endfunc errata_n1_1262888_wa 28411c48370Slauwal01 28511c48370Slauwal01func check_errata_1262888 28611c48370Slauwal01 /* Applies to <=r3p0 */ 28711c48370Slauwal01 mov x1, #0x30 28811c48370Slauwal01 b cpu_rev_var_ls 28911c48370Slauwal01endfunc check_errata_1262888 29011c48370Slauwal01 29111c48370Slauwal01/* -------------------------------------------------- 2924d8801feSlauwal01 * Errata Workaround for Neoverse N1 Errata #1275112 2934d8801feSlauwal01 * This applies to revision <=r3p0 of Neoverse N1. 2944d8801feSlauwal01 * Inputs: 2954d8801feSlauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 2964d8801feSlauwal01 * Shall clobber: x0-x17 2974d8801feSlauwal01 * -------------------------------------------------- 2984d8801feSlauwal01 */ 2994d8801feSlauwal01func errata_n1_1275112_wa 3004d8801feSlauwal01 /* Compare x0 against revision r3p0 */ 3014d8801feSlauwal01 mov x17, x30 3024d8801feSlauwal01 bl check_errata_1275112 3034d8801feSlauwal01 cbz x0, 1f 3044d8801feSlauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 3054d8801feSlauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 3064d8801feSlauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 3074d8801feSlauwal011: 3084d8801feSlauwal01 ret x17 3094d8801feSlauwal01endfunc errata_n1_1275112_wa 3104d8801feSlauwal01 3114d8801feSlauwal01func check_errata_1275112 3124d8801feSlauwal01 /* Applies to <=r3p0 */ 3134d8801feSlauwal01 mov x1, #0x30 3144d8801feSlauwal01 b cpu_rev_var_ls 3154d8801feSlauwal01endfunc check_errata_1275112 3164d8801feSlauwal01 3174d8801feSlauwal01/* -------------------------------------------------- 3185f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703. 3195f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1. 3205f5d0763SAndre Przywara * Inputs: 3215f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu. 3225f5d0763SAndre Przywara * Shall clobber: x0-x17 3235f5d0763SAndre Przywara * -------------------------------------------------- 3245f5d0763SAndre Przywara */ 3255f5d0763SAndre Przywarafunc errata_n1_1315703_wa 3265f5d0763SAndre Przywara /* Compare x0 against revision r3p1 */ 3275f5d0763SAndre Przywara mov x17, x30 3285f5d0763SAndre Przywara bl check_errata_1315703 3295f5d0763SAndre Przywara cbz x0, 1f 3305f5d0763SAndre Przywara 3315f5d0763SAndre Przywara mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 3325f5d0763SAndre Przywara orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 3335f5d0763SAndre Przywara msr NEOVERSE_N1_CPUACTLR2_EL1, x0 3345f5d0763SAndre Przywara 3355f5d0763SAndre Przywara1: 3365f5d0763SAndre Przywara ret x17 3375f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa 3385f5d0763SAndre Przywara 3395f5d0763SAndre Przywarafunc check_errata_1315703 3405f5d0763SAndre Przywara /* Applies to everything <= r3p0. */ 3415f5d0763SAndre Przywara mov x1, #0x30 3425f5d0763SAndre Przywara b cpu_rev_var_ls 3435f5d0763SAndre Przywaraendfunc check_errata_1315703 3445f5d0763SAndre Przywara 345*80942622Slaurenw-arm/* -------------------------------------------------- 346*80942622Slaurenw-arm * Errata Workaround for Neoverse N1 Erratum 1542419. 347*80942622Slaurenw-arm * This applies to revisions r3p0 - r4p0 of Neoverse N1 348*80942622Slaurenw-arm * Inputs: 349*80942622Slaurenw-arm * x0: variant[4:7] and revision[0:3] of current cpu. 350*80942622Slaurenw-arm * Shall clobber: x0-x17 351*80942622Slaurenw-arm * -------------------------------------------------- 352*80942622Slaurenw-arm */ 353*80942622Slaurenw-armfunc errata_n1_1542419_wa 354*80942622Slaurenw-arm /* Compare x0 against revision r3p0 and r4p0 */ 355*80942622Slaurenw-arm mov x17, x30 356*80942622Slaurenw-arm bl check_errata_1542419 357*80942622Slaurenw-arm cbz x0, 1f 358*80942622Slaurenw-arm 359*80942622Slaurenw-arm /* Apply instruction patching sequence */ 360*80942622Slaurenw-arm ldr x0, =0x0 361*80942622Slaurenw-arm msr CPUPSELR_EL3, x0 362*80942622Slaurenw-arm ldr x0, =0xEE670D35 363*80942622Slaurenw-arm msr CPUPOR_EL3, x0 364*80942622Slaurenw-arm ldr x0, =0xFFFF0FFF 365*80942622Slaurenw-arm msr CPUPMR_EL3, x0 366*80942622Slaurenw-arm ldr x0, =0x08000020007D 367*80942622Slaurenw-arm msr CPUPCR_EL3, x0 368*80942622Slaurenw-arm isb 369*80942622Slaurenw-arm1: 370*80942622Slaurenw-arm ret x17 371*80942622Slaurenw-armendfunc errata_n1_1542419_wa 372*80942622Slaurenw-arm 373*80942622Slaurenw-armfunc check_errata_1542419 374*80942622Slaurenw-arm /* Applies to everything r3p0 - r4p0. */ 375*80942622Slaurenw-arm mov x1, #0x30 376*80942622Slaurenw-arm mov x2, #0x40 377*80942622Slaurenw-arm b cpu_rev_var_range 378*80942622Slaurenw-armendfunc check_errata_1542419 379*80942622Slaurenw-arm 380da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func 381b04ea14bSJohn Tsichritzis mov x19, x30 3828074448fSJohn Tsichritzis 383eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 3848074448fSJohn Tsichritzis 385632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 386632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 387632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 388632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 389632ab3ebSLouis Mayencourt isb 390632ab3ebSLouis Mayencourt 391b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 392b04ea14bSJohn Tsichritzis mov x18, x0 393b04ea14bSJohn Tsichritzis 394da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202 395b04ea14bSJohn Tsichritzis mov x0, x18 396da6d75a0SJohn Tsichritzis bl errata_n1_1043202_wa 397b04ea14bSJohn Tsichritzis#endif 398b04ea14bSJohn Tsichritzis 399a601afe1Slauwal01#if ERRATA_N1_1073348 400a601afe1Slauwal01 mov x0, x18 401a601afe1Slauwal01 bl errata_n1_1073348_wa 402a601afe1Slauwal01#endif 403a601afe1Slauwal01 404e34606f2Slauwal01#if ERRATA_N1_1130799 405e34606f2Slauwal01 mov x0, x18 406e34606f2Slauwal01 bl errata_n1_1130799_wa 407e34606f2Slauwal01#endif 408e34606f2Slauwal01 4092017ab24Slauwal01#if ERRATA_N1_1165347 4102017ab24Slauwal01 mov x0, x18 4112017ab24Slauwal01 bl errata_n1_1165347_wa 4122017ab24Slauwal01#endif 4132017ab24Slauwal01 414ef5fa7d4Slauwal01#if ERRATA_N1_1207823 415ef5fa7d4Slauwal01 mov x0, x18 416ef5fa7d4Slauwal01 bl errata_n1_1207823_wa 417ef5fa7d4Slauwal01#endif 418ef5fa7d4Slauwal01 4199eceb020Slauwal01#if ERRATA_N1_1220197 4209eceb020Slauwal01 mov x0, x18 4219eceb020Slauwal01 bl errata_n1_1220197_wa 4229eceb020Slauwal01#endif 4239eceb020Slauwal01 424335b3c79Slauwal01#if ERRATA_N1_1257314 425335b3c79Slauwal01 mov x0, x18 426335b3c79Slauwal01 bl errata_n1_1257314_wa 427335b3c79Slauwal01#endif 428335b3c79Slauwal01 429411f4959Slauwal01#if ERRATA_N1_1262606 430411f4959Slauwal01 mov x0, x18 431411f4959Slauwal01 bl errata_n1_1262606_wa 432411f4959Slauwal01#endif 433411f4959Slauwal01 43411c48370Slauwal01#if ERRATA_N1_1262888 43511c48370Slauwal01 mov x0, x18 43611c48370Slauwal01 bl errata_n1_1262888_wa 43711c48370Slauwal01#endif 43811c48370Slauwal01 4394d8801feSlauwal01#if ERRATA_N1_1275112 4404d8801feSlauwal01 mov x0, x18 4414d8801feSlauwal01 bl errata_n1_1275112_wa 4424d8801feSlauwal01#endif 4434d8801feSlauwal01 4445f5d0763SAndre Przywara#if ERRATA_N1_1315703 4455f5d0763SAndre Przywara mov x0, x18 4465f5d0763SAndre Przywara bl errata_n1_1315703_wa 4475f5d0763SAndre Przywara#endif 4485f5d0763SAndre Przywara 449*80942622Slaurenw-arm#if ERRATA_N1_1542419 450*80942622Slaurenw-arm mov x0, x18 451*80942622Slaurenw-arm bl errata_n1_1542419_wa 452*80942622Slaurenw-arm#endif 453*80942622Slaurenw-arm 454b04ea14bSJohn Tsichritzis#if ENABLE_AMU 455b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 456b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 457da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 458b04ea14bSJohn Tsichritzis msr actlr_el3, x0 459b04ea14bSJohn Tsichritzis 460b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 461b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 462da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 463b04ea14bSJohn Tsichritzis msr actlr_el2, x0 464b04ea14bSJohn Tsichritzis 465b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 466da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 467b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 468b04ea14bSJohn Tsichritzis#endif 469bb2f077aSLouis Mayencourt 470bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184 471bb2f077aSLouis Mayencourt bl errata_dsu_936184_wa 472bb2f077aSLouis Mayencourt#endif 473bb2f077aSLouis Mayencourt 4747d6f7518Slauwal01 isb 475b04ea14bSJohn Tsichritzis ret x19 476da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func 477b04ea14bSJohn Tsichritzis 478b04ea14bSJohn Tsichritzis /* --------------------------------------------- 479b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 480b04ea14bSJohn Tsichritzis * --------------------------------------------- 481b04ea14bSJohn Tsichritzis */ 482da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 483b04ea14bSJohn Tsichritzis /* --------------------------------------------- 484b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 485b04ea14bSJohn Tsichritzis * --------------------------------------------- 486b04ea14bSJohn Tsichritzis */ 487da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 488da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 489da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 490b04ea14bSJohn Tsichritzis isb 491b04ea14bSJohn Tsichritzis ret 492da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 493b04ea14bSJohn Tsichritzis 494b04ea14bSJohn Tsichritzis#if REPORT_ERRATA 495b04ea14bSJohn Tsichritzis/* 496da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS. 497b04ea14bSJohn Tsichritzis */ 498da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report 499b04ea14bSJohn Tsichritzis stp x8, x30, [sp, #-16]! 500b04ea14bSJohn Tsichritzis 501b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 502b04ea14bSJohn Tsichritzis mov x8, x0 503b04ea14bSJohn Tsichritzis 504b04ea14bSJohn Tsichritzis /* 505b04ea14bSJohn Tsichritzis * Report all errata. The revision-variant information is passed to 506b04ea14bSJohn Tsichritzis * checking functions of each errata. 507b04ea14bSJohn Tsichritzis */ 508da6d75a0SJohn Tsichritzis report_errata ERRATA_N1_1043202, neoverse_n1, 1043202 509a601afe1Slauwal01 report_errata ERRATA_N1_1073348, neoverse_n1, 1073348 510e34606f2Slauwal01 report_errata ERRATA_N1_1130799, neoverse_n1, 1130799 5112017ab24Slauwal01 report_errata ERRATA_N1_1165347, neoverse_n1, 1165347 512ef5fa7d4Slauwal01 report_errata ERRATA_N1_1207823, neoverse_n1, 1207823 5139eceb020Slauwal01 report_errata ERRATA_N1_1220197, neoverse_n1, 1220197 514335b3c79Slauwal01 report_errata ERRATA_N1_1257314, neoverse_n1, 1257314 515411f4959Slauwal01 report_errata ERRATA_N1_1262606, neoverse_n1, 1262606 51611c48370Slauwal01 report_errata ERRATA_N1_1262888, neoverse_n1, 1262888 5174d8801feSlauwal01 report_errata ERRATA_N1_1275112, neoverse_n1, 1275112 5185f5d0763SAndre Przywara report_errata ERRATA_N1_1315703, neoverse_n1, 1315703 519*80942622Slaurenw-arm report_errata ERRATA_N1_1542419, neoverse_n1, 1542419 520bb2f077aSLouis Mayencourt report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184 521b04ea14bSJohn Tsichritzis 522b04ea14bSJohn Tsichritzis ldp x8, x30, [sp], #16 523b04ea14bSJohn Tsichritzis ret 524da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report 525b04ea14bSJohn Tsichritzis#endif 526b04ea14bSJohn Tsichritzis 527*80942622Slaurenw-arm/* 528*80942622Slaurenw-arm * Handle trap of EL0 IC IVAU instructions to EL3 by executing a TLB 529*80942622Slaurenw-arm * inner-shareable invalidation to an arbitrary address followed by a DSB. 530*80942622Slaurenw-arm * 531*80942622Slaurenw-arm * x1: Exception Syndrome 532*80942622Slaurenw-arm */ 533*80942622Slaurenw-armfunc neoverse_n1_errata_ic_trap_handler 534*80942622Slaurenw-arm cmp x1, #NEOVERSE_N1_EC_IC_TRAP 535*80942622Slaurenw-arm b.ne 1f 536*80942622Slaurenw-arm tlbi vae3is, xzr 537*80942622Slaurenw-arm dsb sy 538*80942622Slaurenw-arm 539*80942622Slaurenw-arm # Skip the IC instruction itself 540*80942622Slaurenw-arm mrs x3, elr_el3 541*80942622Slaurenw-arm add x3, x3, #4 542*80942622Slaurenw-arm msr elr_el3, x3 543*80942622Slaurenw-arm 544*80942622Slaurenw-arm ldp x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0] 545*80942622Slaurenw-arm ldp x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2] 546*80942622Slaurenw-arm ldp x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4] 547*80942622Slaurenw-arm ldr x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR] 548*80942622Slaurenw-arm 549*80942622Slaurenw-arm#if IMAGE_BL31 && RAS_EXTENSION 550*80942622Slaurenw-arm /* 551*80942622Slaurenw-arm * Issue Error Synchronization Barrier to synchronize SErrors before 552*80942622Slaurenw-arm * exiting EL3. We're running with EAs unmasked, so any synchronized 553*80942622Slaurenw-arm * errors would be taken immediately; therefore no need to inspect 554*80942622Slaurenw-arm * DISR_EL1 register. 555*80942622Slaurenw-arm */ 556*80942622Slaurenw-arm esb 557*80942622Slaurenw-arm#endif 558*80942622Slaurenw-arm eret 559*80942622Slaurenw-arm1: 560*80942622Slaurenw-arm ret 561*80942622Slaurenw-armendfunc neoverse_n1_errata_ic_trap_handler 562*80942622Slaurenw-arm 563b04ea14bSJohn Tsichritzis /* --------------------------------------------- 564da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 565b04ea14bSJohn Tsichritzis * register information for crash reporting. 566b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 567b04ea14bSJohn Tsichritzis * a list of register names in ascii and 568b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 569b04ea14bSJohn Tsichritzis * reported. 570b04ea14bSJohn Tsichritzis * --------------------------------------------- 571b04ea14bSJohn Tsichritzis */ 572da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 573da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 574b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 575b04ea14bSJohn Tsichritzis 576da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 577da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 578da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 579b04ea14bSJohn Tsichritzis ret 580da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 581b04ea14bSJohn Tsichritzis 582*80942622Slaurenw-armdeclare_cpu_ops_eh neoverse_n1, NEOVERSE_N1_MIDR, \ 583da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 584*80942622Slaurenw-arm neoverse_n1_errata_ic_trap_handler, \ 585da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 586