xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n1.S (revision 8074448f096615a94d7bb54aa70a7dbfa6053ab4)
1b04ea14bSJohn Tsichritzis/*
2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3b04ea14bSJohn Tsichritzis *
4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause
5b04ea14bSJohn Tsichritzis */
6b04ea14bSJohn Tsichritzis
7b04ea14bSJohn Tsichritzis#include <arch.h>
8b04ea14bSJohn Tsichritzis#include <asm_macros.S>
9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h>
10b04ea14bSJohn Tsichritzis#include <cpuamu.h>
11b04ea14bSJohn Tsichritzis#include <cpu_macros.S>
12b04ea14bSJohn Tsichritzis
13b04ea14bSJohn Tsichritzis/* --------------------------------------------------
14da6d75a0SJohn Tsichritzis * Errata Workaround for Neoverse N1 Errata
15da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1.
16b04ea14bSJohn Tsichritzis * Inputs:
17b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu.
18b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17
19b04ea14bSJohn Tsichritzis * --------------------------------------------------
20b04ea14bSJohn Tsichritzis */
21da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa
22b04ea14bSJohn Tsichritzis	/* Compare x0 against revision r1p0 */
23b04ea14bSJohn Tsichritzis	mov	x17, x30
24b04ea14bSJohn Tsichritzis	bl	check_errata_1043202
25b04ea14bSJohn Tsichritzis	cbz	x0, 1f
26b04ea14bSJohn Tsichritzis
27b04ea14bSJohn Tsichritzis	/* Apply instruction patching sequence */
28b04ea14bSJohn Tsichritzis	ldr	x0, =0x0
29b04ea14bSJohn Tsichritzis	msr	CPUPSELR_EL3, x0
30b04ea14bSJohn Tsichritzis	ldr	x0, =0xF3BF8F2F
31b04ea14bSJohn Tsichritzis	msr	CPUPOR_EL3, x0
32b04ea14bSJohn Tsichritzis	ldr	x0, =0xFFFFFFFF
33b04ea14bSJohn Tsichritzis	msr	CPUPMR_EL3, x0
34b04ea14bSJohn Tsichritzis	ldr	x0, =0x800200071
35b04ea14bSJohn Tsichritzis	msr	CPUPCR_EL3, x0
36b04ea14bSJohn Tsichritzis	isb
37b04ea14bSJohn Tsichritzis1:
38b04ea14bSJohn Tsichritzis	ret	x17
39da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa
40b04ea14bSJohn Tsichritzis
41b04ea14bSJohn Tsichritzisfunc check_errata_1043202
42b04ea14bSJohn Tsichritzis	/* Applies to r0p0 and r1p0 */
43b04ea14bSJohn Tsichritzis	mov	x1, #0x10
44b04ea14bSJohn Tsichritzis	b	cpu_rev_var_ls
45b04ea14bSJohn Tsichritzisendfunc check_errata_1043202
46b04ea14bSJohn Tsichritzis
47da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func
48b04ea14bSJohn Tsichritzis	mov	x19, x30
49*8074448fSJohn Tsichritzis
50*8074448fSJohn Tsichritzis	/* Disables speculative loads */
51*8074448fSJohn Tsichritzis	msr	SSBS, xzr
52*8074448fSJohn Tsichritzis
53b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
54b04ea14bSJohn Tsichritzis	mov	x18, x0
55b04ea14bSJohn Tsichritzis
56da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202
57b04ea14bSJohn Tsichritzis	mov	x0, x18
58da6d75a0SJohn Tsichritzis	bl	errata_n1_1043202_wa
59b04ea14bSJohn Tsichritzis#endif
60b04ea14bSJohn Tsichritzis
61b04ea14bSJohn Tsichritzis#if ENABLE_AMU
62b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
63b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el3
64da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
65b04ea14bSJohn Tsichritzis	msr	actlr_el3, x0
66b04ea14bSJohn Tsichritzis	isb
67b04ea14bSJohn Tsichritzis
68b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
69b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el2
70da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
71b04ea14bSJohn Tsichritzis	msr	actlr_el2, x0
72b04ea14bSJohn Tsichritzis	isb
73b04ea14bSJohn Tsichritzis
74b04ea14bSJohn Tsichritzis	/* Enable group0 counters */
75da6d75a0SJohn Tsichritzis	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
76b04ea14bSJohn Tsichritzis	msr	CPUAMCNTENSET_EL0, x0
77b04ea14bSJohn Tsichritzis	isb
78b04ea14bSJohn Tsichritzis#endif
79b04ea14bSJohn Tsichritzis	ret	x19
80da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func
81b04ea14bSJohn Tsichritzis
82b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
83b04ea14bSJohn Tsichritzis	 * HW will do the cache maintenance while powering down
84b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
85b04ea14bSJohn Tsichritzis	 */
86da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn
87b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
88b04ea14bSJohn Tsichritzis	 * Enable CPU power down bit in power control register
89b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
90b04ea14bSJohn Tsichritzis	 */
91da6d75a0SJohn Tsichritzis	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
92da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
93da6d75a0SJohn Tsichritzis	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
94b04ea14bSJohn Tsichritzis	isb
95b04ea14bSJohn Tsichritzis	ret
96da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn
97b04ea14bSJohn Tsichritzis
98b04ea14bSJohn Tsichritzis#if REPORT_ERRATA
99b04ea14bSJohn Tsichritzis/*
100da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS.
101b04ea14bSJohn Tsichritzis */
102da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report
103b04ea14bSJohn Tsichritzis	stp	x8, x30, [sp, #-16]!
104b04ea14bSJohn Tsichritzis
105b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
106b04ea14bSJohn Tsichritzis	mov	x8, x0
107b04ea14bSJohn Tsichritzis
108b04ea14bSJohn Tsichritzis	/*
109b04ea14bSJohn Tsichritzis	 * Report all errata. The revision-variant information is passed to
110b04ea14bSJohn Tsichritzis	 * checking functions of each errata.
111b04ea14bSJohn Tsichritzis	 */
112da6d75a0SJohn Tsichritzis	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
113b04ea14bSJohn Tsichritzis
114b04ea14bSJohn Tsichritzis	ldp	x8, x30, [sp], #16
115b04ea14bSJohn Tsichritzis	ret
116da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report
117b04ea14bSJohn Tsichritzis#endif
118b04ea14bSJohn Tsichritzis
119b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
120da6d75a0SJohn Tsichritzis	 * This function provides neoverse_n1 specific
121b04ea14bSJohn Tsichritzis	 * register information for crash reporting.
122b04ea14bSJohn Tsichritzis	 * It needs to return with x6 pointing to
123b04ea14bSJohn Tsichritzis	 * a list of register names in ascii and
124b04ea14bSJohn Tsichritzis	 * x8 - x15 having values of registers to be
125b04ea14bSJohn Tsichritzis	 * reported.
126b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
127b04ea14bSJohn Tsichritzis	 */
128da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS"
129da6d75a0SJohn Tsichritzisneoverse_n1_regs:  /* The ascii list of register names to be reported */
130b04ea14bSJohn Tsichritzis	.asciz	"cpuectlr_el1", ""
131b04ea14bSJohn Tsichritzis
132da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump
133da6d75a0SJohn Tsichritzis	adr	x6, neoverse_n1_regs
134da6d75a0SJohn Tsichritzis	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
135b04ea14bSJohn Tsichritzis	ret
136da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump
137b04ea14bSJohn Tsichritzis
138da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
139da6d75a0SJohn Tsichritzis	neoverse_n1_reset_func, \
140da6d75a0SJohn Tsichritzis	neoverse_n1_core_pwr_dwn
141