1b04ea14bSJohn Tsichritzis/* 2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h> 10b04ea14bSJohn Tsichritzis#include <cpuamu.h> 11b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 12b04ea14bSJohn Tsichritzis 13076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 16076b5f02SJohn Tsichritzis#endif 17076b5f02SJohn Tsichritzis 18629d04f5SJohn Tsichritzis/* 64-bit only core */ 19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 21629d04f5SJohn Tsichritzis#endif 22629d04f5SJohn Tsichritzis 23b04ea14bSJohn Tsichritzis/* -------------------------------------------------- 245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202. 25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1. 26b04ea14bSJohn Tsichritzis * Inputs: 27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu. 28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17 29b04ea14bSJohn Tsichritzis * -------------------------------------------------- 30b04ea14bSJohn Tsichritzis */ 31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa 32b04ea14bSJohn Tsichritzis /* Compare x0 against revision r1p0 */ 33b04ea14bSJohn Tsichritzis mov x17, x30 34b04ea14bSJohn Tsichritzis bl check_errata_1043202 35b04ea14bSJohn Tsichritzis cbz x0, 1f 36b04ea14bSJohn Tsichritzis 37b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 38b04ea14bSJohn Tsichritzis ldr x0, =0x0 39b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 40b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 41b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 42b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 43b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 44b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 45b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 46b04ea14bSJohn Tsichritzis1: 47b04ea14bSJohn Tsichritzis ret x17 48da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa 49b04ea14bSJohn Tsichritzis 50b04ea14bSJohn Tsichritzisfunc check_errata_1043202 51b04ea14bSJohn Tsichritzis /* Applies to r0p0 and r1p0 */ 52b04ea14bSJohn Tsichritzis mov x1, #0x10 53b04ea14bSJohn Tsichritzis b cpu_rev_var_ls 54b04ea14bSJohn Tsichritzisendfunc check_errata_1043202 55b04ea14bSJohn Tsichritzis 56eca6e453SSami Mujawar/* -------------------------------------------------- 57eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports 58eca6e453SSami Mujawar * SSBS. 59eca6e453SSami Mujawar * 60eca6e453SSami Mujawar * Shall clobber: x0. 61eca6e453SSami Mujawar * -------------------------------------------------- 62eca6e453SSami Mujawar */ 63eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads 64eca6e453SSami Mujawar /* Check if the PE implements SSBS */ 65eca6e453SSami Mujawar mrs x0, id_aa64pfr1_el1 66eca6e453SSami Mujawar tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 67eca6e453SSami Mujawar b.eq 1f 68eca6e453SSami Mujawar 69eca6e453SSami Mujawar /* Disable speculative loads */ 70eca6e453SSami Mujawar msr SSBS, xzr 71eca6e453SSami Mujawar 72eca6e453SSami Mujawar1: 73eca6e453SSami Mujawar ret 74eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads 75eca6e453SSami Mujawar 765f5d0763SAndre Przywara/* -------------------------------------------------- 77a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348 78a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1. 79a601afe1Slauwal01 * Inputs: 80a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 81a601afe1Slauwal01 * Shall clobber: x0-x17 82a601afe1Slauwal01 * -------------------------------------------------- 83a601afe1Slauwal01 */ 84a601afe1Slauwal01func errata_n1_1073348_wa 85a601afe1Slauwal01 /* Compare x0 against revision r1p0 */ 86a601afe1Slauwal01 mov x17, x30 87a601afe1Slauwal01 bl check_errata_1073348 88a601afe1Slauwal01 cbz x0, 1f 89a601afe1Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 90a601afe1Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6 91a601afe1Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 92a601afe1Slauwal011: 93a601afe1Slauwal01 ret x17 94a601afe1Slauwal01endfunc errata_n1_1073348_wa 95a601afe1Slauwal01 96a601afe1Slauwal01func check_errata_1073348 97a601afe1Slauwal01 /* Applies to r0p0 and r1p0 */ 98a601afe1Slauwal01 mov x1, #0x10 99a601afe1Slauwal01 b cpu_rev_var_ls 100a601afe1Slauwal01endfunc check_errata_1073348 101a601afe1Slauwal01 102a601afe1Slauwal01/* -------------------------------------------------- 103e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799 104e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 105e34606f2Slauwal01 * Inputs: 106e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 107e34606f2Slauwal01 * Shall clobber: x0-x17 108e34606f2Slauwal01 * -------------------------------------------------- 109e34606f2Slauwal01 */ 110e34606f2Slauwal01func errata_n1_1130799_wa 111e34606f2Slauwal01 /* Compare x0 against revision r2p0 */ 112e34606f2Slauwal01 mov x17, x30 113e34606f2Slauwal01 bl check_errata_1130799 114e34606f2Slauwal01 cbz x0, 1f 115e34606f2Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 116e34606f2Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59 117e34606f2Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 118e34606f2Slauwal011: 119e34606f2Slauwal01 ret x17 120e34606f2Slauwal01endfunc errata_n1_1130799_wa 121e34606f2Slauwal01 122e34606f2Slauwal01func check_errata_1130799 123e34606f2Slauwal01 /* Applies to <=r2p0 */ 124e34606f2Slauwal01 mov x1, #0x20 125e34606f2Slauwal01 b cpu_rev_var_ls 126e34606f2Slauwal01endfunc check_errata_1130799 127e34606f2Slauwal01 128e34606f2Slauwal01/* -------------------------------------------------- 1292017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347 1302017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 1312017ab24Slauwal01 * Inputs: 1322017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 1332017ab24Slauwal01 * Shall clobber: x0-x17 1342017ab24Slauwal01 * -------------------------------------------------- 1352017ab24Slauwal01 */ 1362017ab24Slauwal01func errata_n1_1165347_wa 1372017ab24Slauwal01 /* Compare x0 against revision r2p0 */ 1382017ab24Slauwal01 mov x17, x30 1392017ab24Slauwal01 bl check_errata_1165347 1402017ab24Slauwal01 cbz x0, 1f 1412017ab24Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 1422017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0 1432017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15 1442017ab24Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 1452017ab24Slauwal011: 1462017ab24Slauwal01 ret x17 1472017ab24Slauwal01endfunc errata_n1_1165347_wa 1482017ab24Slauwal01 1492017ab24Slauwal01func check_errata_1165347 1502017ab24Slauwal01 /* Applies to <=r2p0 */ 1512017ab24Slauwal01 mov x1, #0x20 1522017ab24Slauwal01 b cpu_rev_var_ls 1532017ab24Slauwal01endfunc check_errata_1165347 1542017ab24Slauwal01 1552017ab24Slauwal01/* -------------------------------------------------- 156ef5fa7d4Slauwal01 * Errata Workaround for Neoverse N1 Errata #1207823 157ef5fa7d4Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 158ef5fa7d4Slauwal01 * Inputs: 159ef5fa7d4Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 160ef5fa7d4Slauwal01 * Shall clobber: x0-x17 161ef5fa7d4Slauwal01 * -------------------------------------------------- 162ef5fa7d4Slauwal01 */ 163ef5fa7d4Slauwal01func errata_n1_1207823_wa 164ef5fa7d4Slauwal01 /* Compare x0 against revision r2p0 */ 165ef5fa7d4Slauwal01 mov x17, x30 166ef5fa7d4Slauwal01 bl check_errata_1207823 167ef5fa7d4Slauwal01 cbz x0, 1f 168ef5fa7d4Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 169ef5fa7d4Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11 170ef5fa7d4Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 171ef5fa7d4Slauwal011: 172ef5fa7d4Slauwal01 ret x17 173ef5fa7d4Slauwal01endfunc errata_n1_1207823_wa 174ef5fa7d4Slauwal01 175ef5fa7d4Slauwal01func check_errata_1207823 176ef5fa7d4Slauwal01 /* Applies to <=r2p0 */ 177ef5fa7d4Slauwal01 mov x1, #0x20 178ef5fa7d4Slauwal01 b cpu_rev_var_ls 179ef5fa7d4Slauwal01endfunc check_errata_1207823 180ef5fa7d4Slauwal01 181ef5fa7d4Slauwal01/* -------------------------------------------------- 1829eceb020Slauwal01 * Errata Workaround for Neoverse N1 Errata #1220197 1839eceb020Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 1849eceb020Slauwal01 * Inputs: 1859eceb020Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 1869eceb020Slauwal01 * Shall clobber: x0-x17 1879eceb020Slauwal01 * -------------------------------------------------- 1889eceb020Slauwal01 */ 1899eceb020Slauwal01func errata_n1_1220197_wa 1909eceb020Slauwal01 /* Compare x0 against revision r2p0 */ 1919eceb020Slauwal01 mov x17, x30 1929eceb020Slauwal01 bl check_errata_1220197 1939eceb020Slauwal01 cbz x0, 1f 1949eceb020Slauwal01 mrs x1, NEOVERSE_N1_CPUECTLR_EL1 1959eceb020Slauwal01 orr x1, x1, NEOVERSE_N1_WS_THR_L2_MASK 1969eceb020Slauwal01 msr NEOVERSE_N1_CPUECTLR_EL1, x1 1979eceb020Slauwal011: 1989eceb020Slauwal01 ret x17 1999eceb020Slauwal01endfunc errata_n1_1220197_wa 2009eceb020Slauwal01 2019eceb020Slauwal01func check_errata_1220197 2029eceb020Slauwal01 /* Applies to <=r2p0 */ 2039eceb020Slauwal01 mov x1, #0x20 2049eceb020Slauwal01 b cpu_rev_var_ls 2059eceb020Slauwal01endfunc check_errata_1220197 2069eceb020Slauwal01 2079eceb020Slauwal01/* -------------------------------------------------- 208335b3c79Slauwal01 * Errata Workaround for Neoverse N1 Errata #1257314 209335b3c79Slauwal01 * This applies to revision <=r3p0 of Neoverse N1. 210335b3c79Slauwal01 * Inputs: 211335b3c79Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 212335b3c79Slauwal01 * Shall clobber: x0-x17 213335b3c79Slauwal01 * -------------------------------------------------- 214335b3c79Slauwal01 */ 215335b3c79Slauwal01func errata_n1_1257314_wa 216335b3c79Slauwal01 /* Compare x0 against revision r3p0 */ 217335b3c79Slauwal01 mov x17, x30 218335b3c79Slauwal01 bl check_errata_1257314 219335b3c79Slauwal01 cbz x0, 1f 220335b3c79Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR3_EL1 221335b3c79Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10 222335b3c79Slauwal01 msr NEOVERSE_N1_CPUACTLR3_EL1, x1 223335b3c79Slauwal011: 224335b3c79Slauwal01 ret x17 225335b3c79Slauwal01endfunc errata_n1_1257314_wa 226335b3c79Slauwal01 227335b3c79Slauwal01func check_errata_1257314 228335b3c79Slauwal01 /* Applies to <=r3p0 */ 229335b3c79Slauwal01 mov x1, #0x30 230335b3c79Slauwal01 b cpu_rev_var_ls 231335b3c79Slauwal01endfunc check_errata_1257314 232335b3c79Slauwal01 233335b3c79Slauwal01/* -------------------------------------------------- 234411f4959Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262606 235411f4959Slauwal01 * This applies to revision <=r3p0 of Neoverse N1. 236411f4959Slauwal01 * Inputs: 237411f4959Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 238411f4959Slauwal01 * Shall clobber: x0-x17 239411f4959Slauwal01 * -------------------------------------------------- 240411f4959Slauwal01 */ 241411f4959Slauwal01func errata_n1_1262606_wa 242411f4959Slauwal01 /* Compare x0 against revision r3p0 */ 243411f4959Slauwal01 mov x17, x30 244411f4959Slauwal01 bl check_errata_1262606 245411f4959Slauwal01 cbz x0, 1f 246411f4959Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 247411f4959Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 248411f4959Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 249411f4959Slauwal011: 250411f4959Slauwal01 ret x17 251411f4959Slauwal01endfunc errata_n1_1262606_wa 252411f4959Slauwal01 253411f4959Slauwal01func check_errata_1262606 254411f4959Slauwal01 /* Applies to <=r3p0 */ 255411f4959Slauwal01 mov x1, #0x30 256411f4959Slauwal01 b cpu_rev_var_ls 257411f4959Slauwal01endfunc check_errata_1262606 258411f4959Slauwal01 259411f4959Slauwal01/* -------------------------------------------------- 26011c48370Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262888 26111c48370Slauwal01 * This applies to revision <=r3p0 of Neoverse N1. 26211c48370Slauwal01 * Inputs: 26311c48370Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 26411c48370Slauwal01 * Shall clobber: x0-x17 26511c48370Slauwal01 * -------------------------------------------------- 26611c48370Slauwal01 */ 26711c48370Slauwal01func errata_n1_1262888_wa 26811c48370Slauwal01 /* Compare x0 against revision r3p0 */ 26911c48370Slauwal01 mov x17, x30 27011c48370Slauwal01 bl check_errata_1262888 27111c48370Slauwal01 cbz x0, 1f 27211c48370Slauwal01 mrs x1, NEOVERSE_N1_CPUECTLR_EL1 27311c48370Slauwal01 orr x1, x1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT 27411c48370Slauwal01 msr NEOVERSE_N1_CPUECTLR_EL1, x1 27511c48370Slauwal011: 27611c48370Slauwal01 ret x17 27711c48370Slauwal01endfunc errata_n1_1262888_wa 27811c48370Slauwal01 27911c48370Slauwal01func check_errata_1262888 28011c48370Slauwal01 /* Applies to <=r3p0 */ 28111c48370Slauwal01 mov x1, #0x30 28211c48370Slauwal01 b cpu_rev_var_ls 28311c48370Slauwal01endfunc check_errata_1262888 28411c48370Slauwal01 28511c48370Slauwal01/* -------------------------------------------------- 2864d8801feSlauwal01 * Errata Workaround for Neoverse N1 Errata #1275112 2874d8801feSlauwal01 * This applies to revision <=r3p0 of Neoverse N1. 2884d8801feSlauwal01 * Inputs: 2894d8801feSlauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 2904d8801feSlauwal01 * Shall clobber: x0-x17 2914d8801feSlauwal01 * -------------------------------------------------- 2924d8801feSlauwal01 */ 2934d8801feSlauwal01func errata_n1_1275112_wa 2944d8801feSlauwal01 /* Compare x0 against revision r3p0 */ 2954d8801feSlauwal01 mov x17, x30 2964d8801feSlauwal01 bl check_errata_1275112 2974d8801feSlauwal01 cbz x0, 1f 2984d8801feSlauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 2994d8801feSlauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13 3004d8801feSlauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 3014d8801feSlauwal011: 3024d8801feSlauwal01 ret x17 3034d8801feSlauwal01endfunc errata_n1_1275112_wa 3044d8801feSlauwal01 3054d8801feSlauwal01func check_errata_1275112 3064d8801feSlauwal01 /* Applies to <=r3p0 */ 3074d8801feSlauwal01 mov x1, #0x30 3084d8801feSlauwal01 b cpu_rev_var_ls 3094d8801feSlauwal01endfunc check_errata_1275112 3104d8801feSlauwal01 3114d8801feSlauwal01/* -------------------------------------------------- 3125f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703. 3135f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1. 3145f5d0763SAndre Przywara * Inputs: 3155f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu. 3165f5d0763SAndre Przywara * Shall clobber: x0-x17 3175f5d0763SAndre Przywara * -------------------------------------------------- 3185f5d0763SAndre Przywara */ 3195f5d0763SAndre Przywarafunc errata_n1_1315703_wa 3205f5d0763SAndre Przywara /* Compare x0 against revision r3p1 */ 3215f5d0763SAndre Przywara mov x17, x30 3225f5d0763SAndre Przywara bl check_errata_1315703 3235f5d0763SAndre Przywara cbz x0, 1f 3245f5d0763SAndre Przywara 3255f5d0763SAndre Przywara mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 3265f5d0763SAndre Przywara orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 3275f5d0763SAndre Przywara msr NEOVERSE_N1_CPUACTLR2_EL1, x0 3285f5d0763SAndre Przywara 3295f5d0763SAndre Przywara1: 3305f5d0763SAndre Przywara ret x17 3315f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa 3325f5d0763SAndre Przywara 3335f5d0763SAndre Przywarafunc check_errata_1315703 3345f5d0763SAndre Przywara /* Applies to everything <= r3p0. */ 3355f5d0763SAndre Przywara mov x1, #0x30 3365f5d0763SAndre Przywara b cpu_rev_var_ls 3375f5d0763SAndre Przywaraendfunc check_errata_1315703 3385f5d0763SAndre Przywara 339da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func 340b04ea14bSJohn Tsichritzis mov x19, x30 3418074448fSJohn Tsichritzis 342eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 3438074448fSJohn Tsichritzis 344632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 345632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 346632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 347632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 348632ab3ebSLouis Mayencourt isb 349632ab3ebSLouis Mayencourt 350b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 351b04ea14bSJohn Tsichritzis mov x18, x0 352b04ea14bSJohn Tsichritzis 353da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202 354b04ea14bSJohn Tsichritzis mov x0, x18 355da6d75a0SJohn Tsichritzis bl errata_n1_1043202_wa 356b04ea14bSJohn Tsichritzis#endif 357b04ea14bSJohn Tsichritzis 358a601afe1Slauwal01#if ERRATA_N1_1073348 359a601afe1Slauwal01 mov x0, x18 360a601afe1Slauwal01 bl errata_n1_1073348_wa 361a601afe1Slauwal01#endif 362a601afe1Slauwal01 363e34606f2Slauwal01#if ERRATA_N1_1130799 364e34606f2Slauwal01 mov x0, x18 365e34606f2Slauwal01 bl errata_n1_1130799_wa 366e34606f2Slauwal01#endif 367e34606f2Slauwal01 3682017ab24Slauwal01#if ERRATA_N1_1165347 3692017ab24Slauwal01 mov x0, x18 3702017ab24Slauwal01 bl errata_n1_1165347_wa 3712017ab24Slauwal01#endif 3722017ab24Slauwal01 373ef5fa7d4Slauwal01#if ERRATA_N1_1207823 374ef5fa7d4Slauwal01 mov x0, x18 375ef5fa7d4Slauwal01 bl errata_n1_1207823_wa 376ef5fa7d4Slauwal01#endif 377ef5fa7d4Slauwal01 3789eceb020Slauwal01#if ERRATA_N1_1220197 3799eceb020Slauwal01 mov x0, x18 3809eceb020Slauwal01 bl errata_n1_1220197_wa 3819eceb020Slauwal01#endif 3829eceb020Slauwal01 383335b3c79Slauwal01#if ERRATA_N1_1257314 384335b3c79Slauwal01 mov x0, x18 385335b3c79Slauwal01 bl errata_n1_1257314_wa 386335b3c79Slauwal01#endif 387335b3c79Slauwal01 388411f4959Slauwal01#if ERRATA_N1_1262606 389411f4959Slauwal01 mov x0, x18 390411f4959Slauwal01 bl errata_n1_1262606_wa 391411f4959Slauwal01#endif 392411f4959Slauwal01 39311c48370Slauwal01#if ERRATA_N1_1262888 39411c48370Slauwal01 mov x0, x18 39511c48370Slauwal01 bl errata_n1_1262888_wa 39611c48370Slauwal01#endif 39711c48370Slauwal01 3984d8801feSlauwal01#if ERRATA_N1_1275112 3994d8801feSlauwal01 mov x0, x18 4004d8801feSlauwal01 bl errata_n1_1275112_wa 4014d8801feSlauwal01#endif 4024d8801feSlauwal01 4035f5d0763SAndre Przywara#if ERRATA_N1_1315703 4045f5d0763SAndre Przywara mov x0, x18 4055f5d0763SAndre Przywara bl errata_n1_1315703_wa 4065f5d0763SAndre Przywara#endif 4075f5d0763SAndre Przywara 408b04ea14bSJohn Tsichritzis#if ENABLE_AMU 409b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 410b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 411da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 412b04ea14bSJohn Tsichritzis msr actlr_el3, x0 413b04ea14bSJohn Tsichritzis 414b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 415b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 416da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 417b04ea14bSJohn Tsichritzis msr actlr_el2, x0 418b04ea14bSJohn Tsichritzis 419b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 420da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 421b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 422b04ea14bSJohn Tsichritzis#endif 423bb2f077aSLouis Mayencourt 424bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184 425bb2f077aSLouis Mayencourt bl errata_dsu_936184_wa 426bb2f077aSLouis Mayencourt#endif 427bb2f077aSLouis Mayencourt 428*7d6f7518Slauwal01 isb 429b04ea14bSJohn Tsichritzis ret x19 430da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func 431b04ea14bSJohn Tsichritzis 432b04ea14bSJohn Tsichritzis /* --------------------------------------------- 433b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 434b04ea14bSJohn Tsichritzis * --------------------------------------------- 435b04ea14bSJohn Tsichritzis */ 436da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 437b04ea14bSJohn Tsichritzis /* --------------------------------------------- 438b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 439b04ea14bSJohn Tsichritzis * --------------------------------------------- 440b04ea14bSJohn Tsichritzis */ 441da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 442da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 443da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 444b04ea14bSJohn Tsichritzis isb 445b04ea14bSJohn Tsichritzis ret 446da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 447b04ea14bSJohn Tsichritzis 448b04ea14bSJohn Tsichritzis#if REPORT_ERRATA 449b04ea14bSJohn Tsichritzis/* 450da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS. 451b04ea14bSJohn Tsichritzis */ 452da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report 453b04ea14bSJohn Tsichritzis stp x8, x30, [sp, #-16]! 454b04ea14bSJohn Tsichritzis 455b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 456b04ea14bSJohn Tsichritzis mov x8, x0 457b04ea14bSJohn Tsichritzis 458b04ea14bSJohn Tsichritzis /* 459b04ea14bSJohn Tsichritzis * Report all errata. The revision-variant information is passed to 460b04ea14bSJohn Tsichritzis * checking functions of each errata. 461b04ea14bSJohn Tsichritzis */ 462da6d75a0SJohn Tsichritzis report_errata ERRATA_N1_1043202, neoverse_n1, 1043202 463a601afe1Slauwal01 report_errata ERRATA_N1_1073348, neoverse_n1, 1073348 464e34606f2Slauwal01 report_errata ERRATA_N1_1130799, neoverse_n1, 1130799 4652017ab24Slauwal01 report_errata ERRATA_N1_1165347, neoverse_n1, 1165347 466ef5fa7d4Slauwal01 report_errata ERRATA_N1_1207823, neoverse_n1, 1207823 4679eceb020Slauwal01 report_errata ERRATA_N1_1220197, neoverse_n1, 1220197 468335b3c79Slauwal01 report_errata ERRATA_N1_1257314, neoverse_n1, 1257314 469411f4959Slauwal01 report_errata ERRATA_N1_1262606, neoverse_n1, 1262606 47011c48370Slauwal01 report_errata ERRATA_N1_1262888, neoverse_n1, 1262888 4714d8801feSlauwal01 report_errata ERRATA_N1_1275112, neoverse_n1, 1275112 4725f5d0763SAndre Przywara report_errata ERRATA_N1_1315703, neoverse_n1, 1315703 473bb2f077aSLouis Mayencourt report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184 474b04ea14bSJohn Tsichritzis 475b04ea14bSJohn Tsichritzis ldp x8, x30, [sp], #16 476b04ea14bSJohn Tsichritzis ret 477da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report 478b04ea14bSJohn Tsichritzis#endif 479b04ea14bSJohn Tsichritzis 480b04ea14bSJohn Tsichritzis /* --------------------------------------------- 481da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 482b04ea14bSJohn Tsichritzis * register information for crash reporting. 483b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 484b04ea14bSJohn Tsichritzis * a list of register names in ascii and 485b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 486b04ea14bSJohn Tsichritzis * reported. 487b04ea14bSJohn Tsichritzis * --------------------------------------------- 488b04ea14bSJohn Tsichritzis */ 489da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 490da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 491b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 492b04ea14bSJohn Tsichritzis 493da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 494da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 495da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 496b04ea14bSJohn Tsichritzis ret 497da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 498b04ea14bSJohn Tsichritzis 499da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \ 500da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 501da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 502