1b04ea14bSJohn Tsichritzis/* 2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h> 10b04ea14bSJohn Tsichritzis#include <cpuamu.h> 11b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 12b04ea14bSJohn Tsichritzis 13b04ea14bSJohn Tsichritzis/* -------------------------------------------------- 14da6d75a0SJohn Tsichritzis * Errata Workaround for Neoverse N1 Errata 15da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1. 16b04ea14bSJohn Tsichritzis * Inputs: 17b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu. 18b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17 19b04ea14bSJohn Tsichritzis * -------------------------------------------------- 20b04ea14bSJohn Tsichritzis */ 21da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa 22b04ea14bSJohn Tsichritzis /* Compare x0 against revision r1p0 */ 23b04ea14bSJohn Tsichritzis mov x17, x30 24b04ea14bSJohn Tsichritzis bl check_errata_1043202 25b04ea14bSJohn Tsichritzis cbz x0, 1f 26b04ea14bSJohn Tsichritzis 27b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 28b04ea14bSJohn Tsichritzis ldr x0, =0x0 29b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 30b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 31b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 32b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 33b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 34b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 35b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 36b04ea14bSJohn Tsichritzis isb 37b04ea14bSJohn Tsichritzis1: 38b04ea14bSJohn Tsichritzis ret x17 39da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa 40b04ea14bSJohn Tsichritzis 41b04ea14bSJohn Tsichritzisfunc check_errata_1043202 42b04ea14bSJohn Tsichritzis /* Applies to r0p0 and r1p0 */ 43b04ea14bSJohn Tsichritzis mov x1, #0x10 44b04ea14bSJohn Tsichritzis b cpu_rev_var_ls 45b04ea14bSJohn Tsichritzisendfunc check_errata_1043202 46b04ea14bSJohn Tsichritzis 47da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func 48b04ea14bSJohn Tsichritzis mov x19, x30 498074448fSJohn Tsichritzis 508074448fSJohn Tsichritzis /* Disables speculative loads */ 518074448fSJohn Tsichritzis msr SSBS, xzr 528074448fSJohn Tsichritzis 53*632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 54*632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 55*632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 56*632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 57*632ab3ebSLouis Mayencourt isb 58*632ab3ebSLouis Mayencourt 59b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 60b04ea14bSJohn Tsichritzis mov x18, x0 61b04ea14bSJohn Tsichritzis 62da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202 63b04ea14bSJohn Tsichritzis mov x0, x18 64da6d75a0SJohn Tsichritzis bl errata_n1_1043202_wa 65b04ea14bSJohn Tsichritzis#endif 66b04ea14bSJohn Tsichritzis 67b04ea14bSJohn Tsichritzis#if ENABLE_AMU 68b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 69b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 70da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 71b04ea14bSJohn Tsichritzis msr actlr_el3, x0 72b04ea14bSJohn Tsichritzis isb 73b04ea14bSJohn Tsichritzis 74b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 75b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 76da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 77b04ea14bSJohn Tsichritzis msr actlr_el2, x0 78b04ea14bSJohn Tsichritzis isb 79b04ea14bSJohn Tsichritzis 80b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 81da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 82b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 83b04ea14bSJohn Tsichritzis isb 84b04ea14bSJohn Tsichritzis#endif 85b04ea14bSJohn Tsichritzis ret x19 86da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func 87b04ea14bSJohn Tsichritzis 88b04ea14bSJohn Tsichritzis /* --------------------------------------------- 89b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 90b04ea14bSJohn Tsichritzis * --------------------------------------------- 91b04ea14bSJohn Tsichritzis */ 92da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 93b04ea14bSJohn Tsichritzis /* --------------------------------------------- 94b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 95b04ea14bSJohn Tsichritzis * --------------------------------------------- 96b04ea14bSJohn Tsichritzis */ 97da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 98da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 99da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 100b04ea14bSJohn Tsichritzis isb 101b04ea14bSJohn Tsichritzis ret 102da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 103b04ea14bSJohn Tsichritzis 104b04ea14bSJohn Tsichritzis#if REPORT_ERRATA 105b04ea14bSJohn Tsichritzis/* 106da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS. 107b04ea14bSJohn Tsichritzis */ 108da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report 109b04ea14bSJohn Tsichritzis stp x8, x30, [sp, #-16]! 110b04ea14bSJohn Tsichritzis 111b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 112b04ea14bSJohn Tsichritzis mov x8, x0 113b04ea14bSJohn Tsichritzis 114b04ea14bSJohn Tsichritzis /* 115b04ea14bSJohn Tsichritzis * Report all errata. The revision-variant information is passed to 116b04ea14bSJohn Tsichritzis * checking functions of each errata. 117b04ea14bSJohn Tsichritzis */ 118da6d75a0SJohn Tsichritzis report_errata ERRATA_N1_1043202, neoverse_n1, 1043202 119b04ea14bSJohn Tsichritzis 120b04ea14bSJohn Tsichritzis ldp x8, x30, [sp], #16 121b04ea14bSJohn Tsichritzis ret 122da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report 123b04ea14bSJohn Tsichritzis#endif 124b04ea14bSJohn Tsichritzis 125b04ea14bSJohn Tsichritzis /* --------------------------------------------- 126da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 127b04ea14bSJohn Tsichritzis * register information for crash reporting. 128b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 129b04ea14bSJohn Tsichritzis * a list of register names in ascii and 130b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 131b04ea14bSJohn Tsichritzis * reported. 132b04ea14bSJohn Tsichritzis * --------------------------------------------- 133b04ea14bSJohn Tsichritzis */ 134da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 135da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 136b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 137b04ea14bSJohn Tsichritzis 138da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 139da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 140da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 141b04ea14bSJohn Tsichritzis ret 142da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 143b04ea14bSJohn Tsichritzis 144da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \ 145da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 146da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 147