xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n1.S (revision 4d8801fe5aa0d26ab3df42d31f0e7129209d301b)
1b04ea14bSJohn Tsichritzis/*
2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3b04ea14bSJohn Tsichritzis *
4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause
5b04ea14bSJohn Tsichritzis */
6b04ea14bSJohn Tsichritzis
7b04ea14bSJohn Tsichritzis#include <arch.h>
8b04ea14bSJohn Tsichritzis#include <asm_macros.S>
9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h>
10b04ea14bSJohn Tsichritzis#include <cpuamu.h>
11b04ea14bSJohn Tsichritzis#include <cpu_macros.S>
12b04ea14bSJohn Tsichritzis
13076b5f02SJohn Tsichritzis/* Hardware handled coherency */
14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0
15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
16076b5f02SJohn Tsichritzis#endif
17076b5f02SJohn Tsichritzis
18629d04f5SJohn Tsichritzis/* 64-bit only core */
19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1
20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
21629d04f5SJohn Tsichritzis#endif
22629d04f5SJohn Tsichritzis
23b04ea14bSJohn Tsichritzis/* --------------------------------------------------
245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202.
25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1.
26b04ea14bSJohn Tsichritzis * Inputs:
27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu.
28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17
29b04ea14bSJohn Tsichritzis * --------------------------------------------------
30b04ea14bSJohn Tsichritzis */
31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa
32b04ea14bSJohn Tsichritzis	/* Compare x0 against revision r1p0 */
33b04ea14bSJohn Tsichritzis	mov	x17, x30
34b04ea14bSJohn Tsichritzis	bl	check_errata_1043202
35b04ea14bSJohn Tsichritzis	cbz	x0, 1f
36b04ea14bSJohn Tsichritzis
37b04ea14bSJohn Tsichritzis	/* Apply instruction patching sequence */
38b04ea14bSJohn Tsichritzis	ldr	x0, =0x0
39b04ea14bSJohn Tsichritzis	msr	CPUPSELR_EL3, x0
40b04ea14bSJohn Tsichritzis	ldr	x0, =0xF3BF8F2F
41b04ea14bSJohn Tsichritzis	msr	CPUPOR_EL3, x0
42b04ea14bSJohn Tsichritzis	ldr	x0, =0xFFFFFFFF
43b04ea14bSJohn Tsichritzis	msr	CPUPMR_EL3, x0
44b04ea14bSJohn Tsichritzis	ldr	x0, =0x800200071
45b04ea14bSJohn Tsichritzis	msr	CPUPCR_EL3, x0
46b04ea14bSJohn Tsichritzis	isb
47b04ea14bSJohn Tsichritzis1:
48b04ea14bSJohn Tsichritzis	ret	x17
49da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa
50b04ea14bSJohn Tsichritzis
51b04ea14bSJohn Tsichritzisfunc check_errata_1043202
52b04ea14bSJohn Tsichritzis	/* Applies to r0p0 and r1p0 */
53b04ea14bSJohn Tsichritzis	mov	x1, #0x10
54b04ea14bSJohn Tsichritzis	b	cpu_rev_var_ls
55b04ea14bSJohn Tsichritzisendfunc check_errata_1043202
56b04ea14bSJohn Tsichritzis
57eca6e453SSami Mujawar/* --------------------------------------------------
58eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports
59eca6e453SSami Mujawar * SSBS.
60eca6e453SSami Mujawar *
61eca6e453SSami Mujawar * Shall clobber: x0.
62eca6e453SSami Mujawar * --------------------------------------------------
63eca6e453SSami Mujawar */
64eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads
65eca6e453SSami Mujawar	/* Check if the PE implements SSBS */
66eca6e453SSami Mujawar	mrs	x0, id_aa64pfr1_el1
67eca6e453SSami Mujawar	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
68eca6e453SSami Mujawar	b.eq	1f
69eca6e453SSami Mujawar
70eca6e453SSami Mujawar	/* Disable speculative loads */
71eca6e453SSami Mujawar	msr	SSBS, xzr
72eca6e453SSami Mujawar	isb
73eca6e453SSami Mujawar
74eca6e453SSami Mujawar1:
75eca6e453SSami Mujawar	ret
76eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads
77eca6e453SSami Mujawar
785f5d0763SAndre Przywara/* --------------------------------------------------
79a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348
80a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1.
81a601afe1Slauwal01 * Inputs:
82a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
83a601afe1Slauwal01 * Shall clobber: x0-x17
84a601afe1Slauwal01 * --------------------------------------------------
85a601afe1Slauwal01 */
86a601afe1Slauwal01func errata_n1_1073348_wa
87a601afe1Slauwal01	/* Compare x0 against revision r1p0 */
88a601afe1Slauwal01	mov	x17, x30
89a601afe1Slauwal01	bl	check_errata_1073348
90a601afe1Slauwal01	cbz	x0, 1f
91a601afe1Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
92a601afe1Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6
93a601afe1Slauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
94a601afe1Slauwal01	isb
95a601afe1Slauwal011:
96a601afe1Slauwal01	ret	x17
97a601afe1Slauwal01endfunc errata_n1_1073348_wa
98a601afe1Slauwal01
99a601afe1Slauwal01func check_errata_1073348
100a601afe1Slauwal01	/* Applies to r0p0 and r1p0 */
101a601afe1Slauwal01	mov	x1, #0x10
102a601afe1Slauwal01	b	cpu_rev_var_ls
103a601afe1Slauwal01endfunc check_errata_1073348
104a601afe1Slauwal01
105a601afe1Slauwal01/* --------------------------------------------------
106e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799
107e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
108e34606f2Slauwal01 * Inputs:
109e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
110e34606f2Slauwal01 * Shall clobber: x0-x17
111e34606f2Slauwal01 * --------------------------------------------------
112e34606f2Slauwal01 */
113e34606f2Slauwal01func errata_n1_1130799_wa
114e34606f2Slauwal01	/* Compare x0 against revision r2p0 */
115e34606f2Slauwal01	mov	x17, x30
116e34606f2Slauwal01	bl	check_errata_1130799
117e34606f2Slauwal01	cbz	x0, 1f
118e34606f2Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
119e34606f2Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59
120e34606f2Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
121e34606f2Slauwal01	isb
122e34606f2Slauwal011:
123e34606f2Slauwal01	ret	x17
124e34606f2Slauwal01endfunc errata_n1_1130799_wa
125e34606f2Slauwal01
126e34606f2Slauwal01func check_errata_1130799
127e34606f2Slauwal01	/* Applies to <=r2p0 */
128e34606f2Slauwal01	mov	x1, #0x20
129e34606f2Slauwal01	b	cpu_rev_var_ls
130e34606f2Slauwal01endfunc check_errata_1130799
131e34606f2Slauwal01
132e34606f2Slauwal01/* --------------------------------------------------
1332017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347
1342017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
1352017ab24Slauwal01 * Inputs:
1362017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
1372017ab24Slauwal01 * Shall clobber: x0-x17
1382017ab24Slauwal01 * --------------------------------------------------
1392017ab24Slauwal01 */
1402017ab24Slauwal01func errata_n1_1165347_wa
1412017ab24Slauwal01	/* Compare x0 against revision r2p0 */
1422017ab24Slauwal01	mov	x17, x30
1432017ab24Slauwal01	bl	check_errata_1165347
1442017ab24Slauwal01	cbz	x0, 1f
1452017ab24Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
1462017ab24Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0
1472017ab24Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15
1482017ab24Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
1492017ab24Slauwal01	isb
1502017ab24Slauwal011:
1512017ab24Slauwal01	ret	x17
1522017ab24Slauwal01endfunc errata_n1_1165347_wa
1532017ab24Slauwal01
1542017ab24Slauwal01func check_errata_1165347
1552017ab24Slauwal01	/* Applies to <=r2p0 */
1562017ab24Slauwal01	mov	x1, #0x20
1572017ab24Slauwal01	b	cpu_rev_var_ls
1582017ab24Slauwal01endfunc check_errata_1165347
1592017ab24Slauwal01
1602017ab24Slauwal01/* --------------------------------------------------
161ef5fa7d4Slauwal01 * Errata Workaround for Neoverse N1 Errata #1207823
162ef5fa7d4Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
163ef5fa7d4Slauwal01 * Inputs:
164ef5fa7d4Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
165ef5fa7d4Slauwal01 * Shall clobber: x0-x17
166ef5fa7d4Slauwal01 * --------------------------------------------------
167ef5fa7d4Slauwal01 */
168ef5fa7d4Slauwal01func errata_n1_1207823_wa
169ef5fa7d4Slauwal01	/* Compare x0 against revision r2p0 */
170ef5fa7d4Slauwal01	mov	x17, x30
171ef5fa7d4Slauwal01	bl	check_errata_1207823
172ef5fa7d4Slauwal01	cbz	x0, 1f
173ef5fa7d4Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
174ef5fa7d4Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11
175ef5fa7d4Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
176ef5fa7d4Slauwal01	isb
177ef5fa7d4Slauwal011:
178ef5fa7d4Slauwal01	ret	x17
179ef5fa7d4Slauwal01endfunc errata_n1_1207823_wa
180ef5fa7d4Slauwal01
181ef5fa7d4Slauwal01func check_errata_1207823
182ef5fa7d4Slauwal01	/* Applies to <=r2p0 */
183ef5fa7d4Slauwal01	mov	x1, #0x20
184ef5fa7d4Slauwal01	b	cpu_rev_var_ls
185ef5fa7d4Slauwal01endfunc check_errata_1207823
186ef5fa7d4Slauwal01
187ef5fa7d4Slauwal01/* --------------------------------------------------
1889eceb020Slauwal01 * Errata Workaround for Neoverse N1 Errata #1220197
1899eceb020Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
1909eceb020Slauwal01 * Inputs:
1919eceb020Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
1929eceb020Slauwal01 * Shall clobber: x0-x17
1939eceb020Slauwal01 * --------------------------------------------------
1949eceb020Slauwal01 */
1959eceb020Slauwal01func errata_n1_1220197_wa
1969eceb020Slauwal01	/* Compare x0 against revision r2p0 */
1979eceb020Slauwal01	mov	x17, x30
1989eceb020Slauwal01	bl	check_errata_1220197
1999eceb020Slauwal01	cbz	x0, 1f
2009eceb020Slauwal01	mrs	x1, NEOVERSE_N1_CPUECTLR_EL1
2019eceb020Slauwal01	orr	x1, x1, NEOVERSE_N1_WS_THR_L2_MASK
2029eceb020Slauwal01	msr	NEOVERSE_N1_CPUECTLR_EL1, x1
2039eceb020Slauwal01	isb
2049eceb020Slauwal011:
2059eceb020Slauwal01	ret	x17
2069eceb020Slauwal01endfunc errata_n1_1220197_wa
2079eceb020Slauwal01
2089eceb020Slauwal01func check_errata_1220197
2099eceb020Slauwal01	/* Applies to <=r2p0 */
2109eceb020Slauwal01	mov	x1, #0x20
2119eceb020Slauwal01	b	cpu_rev_var_ls
2129eceb020Slauwal01endfunc check_errata_1220197
2139eceb020Slauwal01
2149eceb020Slauwal01/* --------------------------------------------------
215335b3c79Slauwal01 * Errata Workaround for Neoverse N1 Errata #1257314
216335b3c79Slauwal01 * This applies to revision <=r3p0 of Neoverse N1.
217335b3c79Slauwal01 * Inputs:
218335b3c79Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
219335b3c79Slauwal01 * Shall clobber: x0-x17
220335b3c79Slauwal01 * --------------------------------------------------
221335b3c79Slauwal01 */
222335b3c79Slauwal01func errata_n1_1257314_wa
223335b3c79Slauwal01	/* Compare x0 against revision r3p0 */
224335b3c79Slauwal01	mov	x17, x30
225335b3c79Slauwal01	bl	check_errata_1257314
226335b3c79Slauwal01	cbz	x0, 1f
227335b3c79Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR3_EL1
228335b3c79Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10
229335b3c79Slauwal01	msr	NEOVERSE_N1_CPUACTLR3_EL1, x1
230335b3c79Slauwal01	isb
231335b3c79Slauwal011:
232335b3c79Slauwal01	ret	x17
233335b3c79Slauwal01endfunc errata_n1_1257314_wa
234335b3c79Slauwal01
235335b3c79Slauwal01func check_errata_1257314
236335b3c79Slauwal01	/* Applies to <=r3p0 */
237335b3c79Slauwal01	mov	x1, #0x30
238335b3c79Slauwal01	b	cpu_rev_var_ls
239335b3c79Slauwal01endfunc check_errata_1257314
240335b3c79Slauwal01
241335b3c79Slauwal01/* --------------------------------------------------
242411f4959Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262606
243411f4959Slauwal01 * This applies to revision <=r3p0 of Neoverse N1.
244411f4959Slauwal01 * Inputs:
245411f4959Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
246411f4959Slauwal01 * Shall clobber: x0-x17
247411f4959Slauwal01 * --------------------------------------------------
248411f4959Slauwal01 */
249411f4959Slauwal01func errata_n1_1262606_wa
250411f4959Slauwal01	/* Compare x0 against revision r3p0 */
251411f4959Slauwal01	mov	x17, x30
252411f4959Slauwal01	bl	check_errata_1262606
253411f4959Slauwal01	cbz	x0, 1f
254411f4959Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
255411f4959Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
256411f4959Slauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
257411f4959Slauwal01	isb
258411f4959Slauwal011:
259411f4959Slauwal01	ret	x17
260411f4959Slauwal01endfunc errata_n1_1262606_wa
261411f4959Slauwal01
262411f4959Slauwal01func check_errata_1262606
263411f4959Slauwal01	/* Applies to <=r3p0 */
264411f4959Slauwal01	mov	x1, #0x30
265411f4959Slauwal01	b	cpu_rev_var_ls
266411f4959Slauwal01endfunc check_errata_1262606
267411f4959Slauwal01
268411f4959Slauwal01/* --------------------------------------------------
26911c48370Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262888
27011c48370Slauwal01 * This applies to revision <=r3p0 of Neoverse N1.
27111c48370Slauwal01 * Inputs:
27211c48370Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
27311c48370Slauwal01 * Shall clobber: x0-x17
27411c48370Slauwal01 * --------------------------------------------------
27511c48370Slauwal01 */
27611c48370Slauwal01func errata_n1_1262888_wa
27711c48370Slauwal01	/* Compare x0 against revision r3p0 */
27811c48370Slauwal01	mov	x17, x30
27911c48370Slauwal01	bl	check_errata_1262888
28011c48370Slauwal01	cbz	x0, 1f
28111c48370Slauwal01	mrs	x1, NEOVERSE_N1_CPUECTLR_EL1
28211c48370Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT
28311c48370Slauwal01	msr	NEOVERSE_N1_CPUECTLR_EL1, x1
28411c48370Slauwal01	isb
28511c48370Slauwal011:
28611c48370Slauwal01	ret	x17
28711c48370Slauwal01endfunc errata_n1_1262888_wa
28811c48370Slauwal01
28911c48370Slauwal01func check_errata_1262888
29011c48370Slauwal01	/* Applies to <=r3p0 */
29111c48370Slauwal01	mov	x1, #0x30
29211c48370Slauwal01	b	cpu_rev_var_ls
29311c48370Slauwal01endfunc check_errata_1262888
29411c48370Slauwal01
29511c48370Slauwal01/* --------------------------------------------------
296*4d8801feSlauwal01 * Errata Workaround for Neoverse N1 Errata #1275112
297*4d8801feSlauwal01 * This applies to revision <=r3p0 of Neoverse N1.
298*4d8801feSlauwal01 * Inputs:
299*4d8801feSlauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
300*4d8801feSlauwal01 * Shall clobber: x0-x17
301*4d8801feSlauwal01 * --------------------------------------------------
302*4d8801feSlauwal01 */
303*4d8801feSlauwal01func errata_n1_1275112_wa
304*4d8801feSlauwal01	/* Compare x0 against revision r3p0 */
305*4d8801feSlauwal01	mov	x17, x30
306*4d8801feSlauwal01	bl	check_errata_1275112
307*4d8801feSlauwal01	cbz	x0, 1f
308*4d8801feSlauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
309*4d8801feSlauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
310*4d8801feSlauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
311*4d8801feSlauwal01	isb
312*4d8801feSlauwal011:
313*4d8801feSlauwal01	ret	x17
314*4d8801feSlauwal01endfunc errata_n1_1275112_wa
315*4d8801feSlauwal01
316*4d8801feSlauwal01func check_errata_1275112
317*4d8801feSlauwal01	/* Applies to <=r3p0 */
318*4d8801feSlauwal01	mov	x1, #0x30
319*4d8801feSlauwal01	b	cpu_rev_var_ls
320*4d8801feSlauwal01endfunc check_errata_1275112
321*4d8801feSlauwal01
322*4d8801feSlauwal01/* --------------------------------------------------
3235f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703.
3245f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1.
3255f5d0763SAndre Przywara * Inputs:
3265f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu.
3275f5d0763SAndre Przywara * Shall clobber: x0-x17
3285f5d0763SAndre Przywara * --------------------------------------------------
3295f5d0763SAndre Przywara */
3305f5d0763SAndre Przywarafunc errata_n1_1315703_wa
3315f5d0763SAndre Przywara	/* Compare x0 against revision r3p1 */
3325f5d0763SAndre Przywara	mov	x17, x30
3335f5d0763SAndre Przywara	bl	check_errata_1315703
3345f5d0763SAndre Przywara	cbz	x0, 1f
3355f5d0763SAndre Przywara
3365f5d0763SAndre Przywara	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
3375f5d0763SAndre Przywara	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
3385f5d0763SAndre Przywara	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
3395f5d0763SAndre Przywara	isb
3405f5d0763SAndre Przywara
3415f5d0763SAndre Przywara1:
3425f5d0763SAndre Przywara	ret	x17
3435f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa
3445f5d0763SAndre Przywara
3455f5d0763SAndre Przywarafunc check_errata_1315703
3465f5d0763SAndre Przywara	/* Applies to everything <= r3p0. */
3475f5d0763SAndre Przywara	mov	x1, #0x30
3485f5d0763SAndre Przywara	b	cpu_rev_var_ls
3495f5d0763SAndre Przywaraendfunc check_errata_1315703
3505f5d0763SAndre Przywara
351da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func
352b04ea14bSJohn Tsichritzis	mov	x19, x30
3538074448fSJohn Tsichritzis
354eca6e453SSami Mujawar	bl neoverse_n1_disable_speculative_loads
3558074448fSJohn Tsichritzis
356632ab3ebSLouis Mayencourt	/* Forces all cacheable atomic instructions to be near */
357632ab3ebSLouis Mayencourt	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
358632ab3ebSLouis Mayencourt	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
359632ab3ebSLouis Mayencourt	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
360632ab3ebSLouis Mayencourt	isb
361632ab3ebSLouis Mayencourt
362b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
363b04ea14bSJohn Tsichritzis	mov	x18, x0
364b04ea14bSJohn Tsichritzis
365da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202
366b04ea14bSJohn Tsichritzis	mov	x0, x18
367da6d75a0SJohn Tsichritzis	bl	errata_n1_1043202_wa
368b04ea14bSJohn Tsichritzis#endif
369b04ea14bSJohn Tsichritzis
370a601afe1Slauwal01#if ERRATA_N1_1073348
371a601afe1Slauwal01	mov	x0, x18
372a601afe1Slauwal01	bl	errata_n1_1073348_wa
373a601afe1Slauwal01#endif
374a601afe1Slauwal01
375e34606f2Slauwal01#if ERRATA_N1_1130799
376e34606f2Slauwal01	mov	x0, x18
377e34606f2Slauwal01	bl	errata_n1_1130799_wa
378e34606f2Slauwal01#endif
379e34606f2Slauwal01
3802017ab24Slauwal01#if ERRATA_N1_1165347
3812017ab24Slauwal01	mov	x0, x18
3822017ab24Slauwal01	bl	errata_n1_1165347_wa
3832017ab24Slauwal01#endif
3842017ab24Slauwal01
385ef5fa7d4Slauwal01#if ERRATA_N1_1207823
386ef5fa7d4Slauwal01	mov	x0, x18
387ef5fa7d4Slauwal01	bl	errata_n1_1207823_wa
388ef5fa7d4Slauwal01#endif
389ef5fa7d4Slauwal01
3909eceb020Slauwal01#if ERRATA_N1_1220197
3919eceb020Slauwal01	mov	x0, x18
3929eceb020Slauwal01	bl	errata_n1_1220197_wa
3939eceb020Slauwal01#endif
3949eceb020Slauwal01
395335b3c79Slauwal01#if ERRATA_N1_1257314
396335b3c79Slauwal01	mov	x0, x18
397335b3c79Slauwal01	bl	errata_n1_1257314_wa
398335b3c79Slauwal01#endif
399335b3c79Slauwal01
400411f4959Slauwal01#if ERRATA_N1_1262606
401411f4959Slauwal01	mov	x0, x18
402411f4959Slauwal01	bl	errata_n1_1262606_wa
403411f4959Slauwal01#endif
404411f4959Slauwal01
40511c48370Slauwal01#if ERRATA_N1_1262888
40611c48370Slauwal01	mov	x0, x18
40711c48370Slauwal01	bl	errata_n1_1262888_wa
40811c48370Slauwal01#endif
40911c48370Slauwal01
410*4d8801feSlauwal01#if ERRATA_N1_1275112
411*4d8801feSlauwal01	mov	x0, x18
412*4d8801feSlauwal01	bl	errata_n1_1275112_wa
413*4d8801feSlauwal01#endif
414*4d8801feSlauwal01
4155f5d0763SAndre Przywara#if ERRATA_N1_1315703
4165f5d0763SAndre Przywara	mov	x0, x18
4175f5d0763SAndre Przywara	bl	errata_n1_1315703_wa
4185f5d0763SAndre Przywara#endif
4195f5d0763SAndre Przywara
420b04ea14bSJohn Tsichritzis#if ENABLE_AMU
421b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
422b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el3
423da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
424b04ea14bSJohn Tsichritzis	msr	actlr_el3, x0
425b04ea14bSJohn Tsichritzis	isb
426b04ea14bSJohn Tsichritzis
427b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
428b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el2
429da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
430b04ea14bSJohn Tsichritzis	msr	actlr_el2, x0
431b04ea14bSJohn Tsichritzis	isb
432b04ea14bSJohn Tsichritzis
433b04ea14bSJohn Tsichritzis	/* Enable group0 counters */
434da6d75a0SJohn Tsichritzis	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
435b04ea14bSJohn Tsichritzis	msr	CPUAMCNTENSET_EL0, x0
436b04ea14bSJohn Tsichritzis	isb
437b04ea14bSJohn Tsichritzis#endif
438bb2f077aSLouis Mayencourt
439bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184
440bb2f077aSLouis Mayencourt	bl	errata_dsu_936184_wa
441bb2f077aSLouis Mayencourt#endif
442bb2f077aSLouis Mayencourt
443b04ea14bSJohn Tsichritzis	ret	x19
444da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func
445b04ea14bSJohn Tsichritzis
446b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
447b04ea14bSJohn Tsichritzis	 * HW will do the cache maintenance while powering down
448b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
449b04ea14bSJohn Tsichritzis	 */
450da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn
451b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
452b04ea14bSJohn Tsichritzis	 * Enable CPU power down bit in power control register
453b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
454b04ea14bSJohn Tsichritzis	 */
455da6d75a0SJohn Tsichritzis	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
456da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
457da6d75a0SJohn Tsichritzis	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
458b04ea14bSJohn Tsichritzis	isb
459b04ea14bSJohn Tsichritzis	ret
460da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn
461b04ea14bSJohn Tsichritzis
462b04ea14bSJohn Tsichritzis#if REPORT_ERRATA
463b04ea14bSJohn Tsichritzis/*
464da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS.
465b04ea14bSJohn Tsichritzis */
466da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report
467b04ea14bSJohn Tsichritzis	stp	x8, x30, [sp, #-16]!
468b04ea14bSJohn Tsichritzis
469b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
470b04ea14bSJohn Tsichritzis	mov	x8, x0
471b04ea14bSJohn Tsichritzis
472b04ea14bSJohn Tsichritzis	/*
473b04ea14bSJohn Tsichritzis	 * Report all errata. The revision-variant information is passed to
474b04ea14bSJohn Tsichritzis	 * checking functions of each errata.
475b04ea14bSJohn Tsichritzis	 */
476da6d75a0SJohn Tsichritzis	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
477a601afe1Slauwal01	report_errata ERRATA_N1_1073348, neoverse_n1, 1073348
478e34606f2Slauwal01	report_errata ERRATA_N1_1130799, neoverse_n1, 1130799
4792017ab24Slauwal01	report_errata ERRATA_N1_1165347, neoverse_n1, 1165347
480ef5fa7d4Slauwal01	report_errata ERRATA_N1_1207823, neoverse_n1, 1207823
4819eceb020Slauwal01	report_errata ERRATA_N1_1220197, neoverse_n1, 1220197
482335b3c79Slauwal01	report_errata ERRATA_N1_1257314, neoverse_n1, 1257314
483411f4959Slauwal01	report_errata ERRATA_N1_1262606, neoverse_n1, 1262606
48411c48370Slauwal01	report_errata ERRATA_N1_1262888, neoverse_n1, 1262888
485*4d8801feSlauwal01	report_errata ERRATA_N1_1275112, neoverse_n1, 1275112
4865f5d0763SAndre Przywara	report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
487bb2f077aSLouis Mayencourt	report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184
488b04ea14bSJohn Tsichritzis
489b04ea14bSJohn Tsichritzis	ldp	x8, x30, [sp], #16
490b04ea14bSJohn Tsichritzis	ret
491da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report
492b04ea14bSJohn Tsichritzis#endif
493b04ea14bSJohn Tsichritzis
494b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
495da6d75a0SJohn Tsichritzis	 * This function provides neoverse_n1 specific
496b04ea14bSJohn Tsichritzis	 * register information for crash reporting.
497b04ea14bSJohn Tsichritzis	 * It needs to return with x6 pointing to
498b04ea14bSJohn Tsichritzis	 * a list of register names in ascii and
499b04ea14bSJohn Tsichritzis	 * x8 - x15 having values of registers to be
500b04ea14bSJohn Tsichritzis	 * reported.
501b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
502b04ea14bSJohn Tsichritzis	 */
503da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS"
504da6d75a0SJohn Tsichritzisneoverse_n1_regs:  /* The ascii list of register names to be reported */
505b04ea14bSJohn Tsichritzis	.asciz	"cpuectlr_el1", ""
506b04ea14bSJohn Tsichritzis
507da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump
508da6d75a0SJohn Tsichritzis	adr	x6, neoverse_n1_regs
509da6d75a0SJohn Tsichritzis	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
510b04ea14bSJohn Tsichritzis	ret
511da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump
512b04ea14bSJohn Tsichritzis
513da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
514da6d75a0SJohn Tsichritzis	neoverse_n1_reset_func, \
515da6d75a0SJohn Tsichritzis	neoverse_n1_core_pwr_dwn
516