xref: /rk3399_ARM-atf/lib/cpus/aarch64/neoverse_n1.S (revision 25bbbd2d632be40a4b9afd75a0dfb7eddd1e3081)
1b04ea14bSJohn Tsichritzis/*
2*25bbbd2dSJavier Almansa Sobrino * Copyright (c) 2017-2020, Arm Limited and Contributors. All rights reserved.
3b04ea14bSJohn Tsichritzis *
4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause
5b04ea14bSJohn Tsichritzis */
6b04ea14bSJohn Tsichritzis
7b04ea14bSJohn Tsichritzis#include <arch.h>
8b04ea14bSJohn Tsichritzis#include <asm_macros.S>
9b04ea14bSJohn Tsichritzis#include <cpuamu.h>
10b04ea14bSJohn Tsichritzis#include <cpu_macros.S>
1180942622Slaurenw-arm#include <context.h>
12*25bbbd2dSJavier Almansa Sobrino#include <neoverse_n1.h>
13b04ea14bSJohn Tsichritzis
14076b5f02SJohn Tsichritzis/* Hardware handled coherency */
15076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0
16076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled"
17076b5f02SJohn Tsichritzis#endif
18076b5f02SJohn Tsichritzis
19629d04f5SJohn Tsichritzis/* 64-bit only core */
20629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1
21629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
22629d04f5SJohn Tsichritzis#endif
23629d04f5SJohn Tsichritzis
2480942622Slaurenw-arm	.global neoverse_n1_errata_ic_trap_handler
2580942622Slaurenw-arm
26b04ea14bSJohn Tsichritzis/* --------------------------------------------------
275f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202.
28da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1.
29b04ea14bSJohn Tsichritzis * Inputs:
30b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu.
31b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17
32b04ea14bSJohn Tsichritzis * --------------------------------------------------
33b04ea14bSJohn Tsichritzis */
34da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa
35b04ea14bSJohn Tsichritzis	/* Compare x0 against revision r1p0 */
36b04ea14bSJohn Tsichritzis	mov	x17, x30
37b04ea14bSJohn Tsichritzis	bl	check_errata_1043202
38b04ea14bSJohn Tsichritzis	cbz	x0, 1f
39b04ea14bSJohn Tsichritzis
40b04ea14bSJohn Tsichritzis	/* Apply instruction patching sequence */
41b04ea14bSJohn Tsichritzis	ldr	x0, =0x0
42b04ea14bSJohn Tsichritzis	msr	CPUPSELR_EL3, x0
43b04ea14bSJohn Tsichritzis	ldr	x0, =0xF3BF8F2F
44b04ea14bSJohn Tsichritzis	msr	CPUPOR_EL3, x0
45b04ea14bSJohn Tsichritzis	ldr	x0, =0xFFFFFFFF
46b04ea14bSJohn Tsichritzis	msr	CPUPMR_EL3, x0
47b04ea14bSJohn Tsichritzis	ldr	x0, =0x800200071
48b04ea14bSJohn Tsichritzis	msr	CPUPCR_EL3, x0
49a33ec1e7Slaurenw-arm	isb
50b04ea14bSJohn Tsichritzis1:
51b04ea14bSJohn Tsichritzis	ret	x17
52da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa
53b04ea14bSJohn Tsichritzis
54b04ea14bSJohn Tsichritzisfunc check_errata_1043202
55b04ea14bSJohn Tsichritzis	/* Applies to r0p0 and r1p0 */
56b04ea14bSJohn Tsichritzis	mov	x1, #0x10
57b04ea14bSJohn Tsichritzis	b	cpu_rev_var_ls
58b04ea14bSJohn Tsichritzisendfunc check_errata_1043202
59b04ea14bSJohn Tsichritzis
60eca6e453SSami Mujawar/* --------------------------------------------------
61eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports
62eca6e453SSami Mujawar * SSBS.
63eca6e453SSami Mujawar *
64eca6e453SSami Mujawar * Shall clobber: x0.
65eca6e453SSami Mujawar * --------------------------------------------------
66eca6e453SSami Mujawar */
67eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads
68eca6e453SSami Mujawar	/* Check if the PE implements SSBS */
69eca6e453SSami Mujawar	mrs	x0, id_aa64pfr1_el1
70eca6e453SSami Mujawar	tst	x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT)
71eca6e453SSami Mujawar	b.eq	1f
72eca6e453SSami Mujawar
73eca6e453SSami Mujawar	/* Disable speculative loads */
74eca6e453SSami Mujawar	msr	SSBS, xzr
75eca6e453SSami Mujawar
76eca6e453SSami Mujawar1:
77eca6e453SSami Mujawar	ret
78eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads
79eca6e453SSami Mujawar
805f5d0763SAndre Przywara/* --------------------------------------------------
81a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348
82a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1.
83a601afe1Slauwal01 * Inputs:
84a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
85a601afe1Slauwal01 * Shall clobber: x0-x17
86a601afe1Slauwal01 * --------------------------------------------------
87a601afe1Slauwal01 */
88a601afe1Slauwal01func errata_n1_1073348_wa
89a601afe1Slauwal01	/* Compare x0 against revision r1p0 */
90a601afe1Slauwal01	mov	x17, x30
91a601afe1Slauwal01	bl	check_errata_1073348
92a601afe1Slauwal01	cbz	x0, 1f
93a601afe1Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
94a601afe1Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6
95a601afe1Slauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
96a601afe1Slauwal011:
97a601afe1Slauwal01	ret	x17
98a601afe1Slauwal01endfunc errata_n1_1073348_wa
99a601afe1Slauwal01
100a601afe1Slauwal01func check_errata_1073348
101a601afe1Slauwal01	/* Applies to r0p0 and r1p0 */
102a601afe1Slauwal01	mov	x1, #0x10
103a601afe1Slauwal01	b	cpu_rev_var_ls
104a601afe1Slauwal01endfunc check_errata_1073348
105a601afe1Slauwal01
106a601afe1Slauwal01/* --------------------------------------------------
107e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799
108e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
109e34606f2Slauwal01 * Inputs:
110e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
111e34606f2Slauwal01 * Shall clobber: x0-x17
112e34606f2Slauwal01 * --------------------------------------------------
113e34606f2Slauwal01 */
114e34606f2Slauwal01func errata_n1_1130799_wa
115e34606f2Slauwal01	/* Compare x0 against revision r2p0 */
116e34606f2Slauwal01	mov	x17, x30
117e34606f2Slauwal01	bl	check_errata_1130799
118e34606f2Slauwal01	cbz	x0, 1f
119e34606f2Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
120e34606f2Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59
121e34606f2Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
122e34606f2Slauwal011:
123e34606f2Slauwal01	ret	x17
124e34606f2Slauwal01endfunc errata_n1_1130799_wa
125e34606f2Slauwal01
126e34606f2Slauwal01func check_errata_1130799
127e34606f2Slauwal01	/* Applies to <=r2p0 */
128e34606f2Slauwal01	mov	x1, #0x20
129e34606f2Slauwal01	b	cpu_rev_var_ls
130e34606f2Slauwal01endfunc check_errata_1130799
131e34606f2Slauwal01
132e34606f2Slauwal01/* --------------------------------------------------
1332017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347
1342017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
1352017ab24Slauwal01 * Inputs:
1362017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
1372017ab24Slauwal01 * Shall clobber: x0-x17
1382017ab24Slauwal01 * --------------------------------------------------
1392017ab24Slauwal01 */
1402017ab24Slauwal01func errata_n1_1165347_wa
1412017ab24Slauwal01	/* Compare x0 against revision r2p0 */
1422017ab24Slauwal01	mov	x17, x30
1432017ab24Slauwal01	bl	check_errata_1165347
1442017ab24Slauwal01	cbz	x0, 1f
1452017ab24Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
1462017ab24Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0
1472017ab24Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15
1482017ab24Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
1492017ab24Slauwal011:
1502017ab24Slauwal01	ret	x17
1512017ab24Slauwal01endfunc errata_n1_1165347_wa
1522017ab24Slauwal01
1532017ab24Slauwal01func check_errata_1165347
1542017ab24Slauwal01	/* Applies to <=r2p0 */
1552017ab24Slauwal01	mov	x1, #0x20
1562017ab24Slauwal01	b	cpu_rev_var_ls
1572017ab24Slauwal01endfunc check_errata_1165347
1582017ab24Slauwal01
1592017ab24Slauwal01/* --------------------------------------------------
160ef5fa7d4Slauwal01 * Errata Workaround for Neoverse N1 Errata #1207823
161ef5fa7d4Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
162ef5fa7d4Slauwal01 * Inputs:
163ef5fa7d4Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
164ef5fa7d4Slauwal01 * Shall clobber: x0-x17
165ef5fa7d4Slauwal01 * --------------------------------------------------
166ef5fa7d4Slauwal01 */
167ef5fa7d4Slauwal01func errata_n1_1207823_wa
168ef5fa7d4Slauwal01	/* Compare x0 against revision r2p0 */
169ef5fa7d4Slauwal01	mov	x17, x30
170ef5fa7d4Slauwal01	bl	check_errata_1207823
171ef5fa7d4Slauwal01	cbz	x0, 1f
172ef5fa7d4Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR2_EL1
173ef5fa7d4Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_11
174ef5fa7d4Slauwal01	msr	NEOVERSE_N1_CPUACTLR2_EL1, x1
175ef5fa7d4Slauwal011:
176ef5fa7d4Slauwal01	ret	x17
177ef5fa7d4Slauwal01endfunc errata_n1_1207823_wa
178ef5fa7d4Slauwal01
179ef5fa7d4Slauwal01func check_errata_1207823
180ef5fa7d4Slauwal01	/* Applies to <=r2p0 */
181ef5fa7d4Slauwal01	mov	x1, #0x20
182ef5fa7d4Slauwal01	b	cpu_rev_var_ls
183ef5fa7d4Slauwal01endfunc check_errata_1207823
184ef5fa7d4Slauwal01
185ef5fa7d4Slauwal01/* --------------------------------------------------
1869eceb020Slauwal01 * Errata Workaround for Neoverse N1 Errata #1220197
1879eceb020Slauwal01 * This applies to revision <=r2p0 of Neoverse N1.
1889eceb020Slauwal01 * Inputs:
1899eceb020Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
1909eceb020Slauwal01 * Shall clobber: x0-x17
1919eceb020Slauwal01 * --------------------------------------------------
1929eceb020Slauwal01 */
1939eceb020Slauwal01func errata_n1_1220197_wa
1949eceb020Slauwal01	/* Compare x0 against revision r2p0 */
1959eceb020Slauwal01	mov	x17, x30
1969eceb020Slauwal01	bl	check_errata_1220197
1979eceb020Slauwal01	cbz	x0, 1f
1989eceb020Slauwal01	mrs	x1, NEOVERSE_N1_CPUECTLR_EL1
1999eceb020Slauwal01	orr	x1, x1, NEOVERSE_N1_WS_THR_L2_MASK
2009eceb020Slauwal01	msr	NEOVERSE_N1_CPUECTLR_EL1, x1
2019eceb020Slauwal011:
2029eceb020Slauwal01	ret	x17
2039eceb020Slauwal01endfunc errata_n1_1220197_wa
2049eceb020Slauwal01
2059eceb020Slauwal01func check_errata_1220197
2069eceb020Slauwal01	/* Applies to <=r2p0 */
2079eceb020Slauwal01	mov	x1, #0x20
2089eceb020Slauwal01	b	cpu_rev_var_ls
2099eceb020Slauwal01endfunc check_errata_1220197
2109eceb020Slauwal01
2119eceb020Slauwal01/* --------------------------------------------------
212335b3c79Slauwal01 * Errata Workaround for Neoverse N1 Errata #1257314
213335b3c79Slauwal01 * This applies to revision <=r3p0 of Neoverse N1.
214335b3c79Slauwal01 * Inputs:
215335b3c79Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
216335b3c79Slauwal01 * Shall clobber: x0-x17
217335b3c79Slauwal01 * --------------------------------------------------
218335b3c79Slauwal01 */
219335b3c79Slauwal01func errata_n1_1257314_wa
220335b3c79Slauwal01	/* Compare x0 against revision r3p0 */
221335b3c79Slauwal01	mov	x17, x30
222335b3c79Slauwal01	bl	check_errata_1257314
223335b3c79Slauwal01	cbz	x0, 1f
224335b3c79Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR3_EL1
225335b3c79Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR3_EL1_BIT_10
226335b3c79Slauwal01	msr	NEOVERSE_N1_CPUACTLR3_EL1, x1
227335b3c79Slauwal011:
228335b3c79Slauwal01	ret	x17
229335b3c79Slauwal01endfunc errata_n1_1257314_wa
230335b3c79Slauwal01
231335b3c79Slauwal01func check_errata_1257314
232335b3c79Slauwal01	/* Applies to <=r3p0 */
233335b3c79Slauwal01	mov	x1, #0x30
234335b3c79Slauwal01	b	cpu_rev_var_ls
235335b3c79Slauwal01endfunc check_errata_1257314
236335b3c79Slauwal01
237335b3c79Slauwal01/* --------------------------------------------------
238411f4959Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262606
239411f4959Slauwal01 * This applies to revision <=r3p0 of Neoverse N1.
240411f4959Slauwal01 * Inputs:
241411f4959Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
242411f4959Slauwal01 * Shall clobber: x0-x17
243411f4959Slauwal01 * --------------------------------------------------
244411f4959Slauwal01 */
245411f4959Slauwal01func errata_n1_1262606_wa
246411f4959Slauwal01	/* Compare x0 against revision r3p0 */
247411f4959Slauwal01	mov	x17, x30
248411f4959Slauwal01	bl	check_errata_1262606
249411f4959Slauwal01	cbz	x0, 1f
250411f4959Slauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
251411f4959Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
252411f4959Slauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
253411f4959Slauwal011:
254411f4959Slauwal01	ret	x17
255411f4959Slauwal01endfunc errata_n1_1262606_wa
256411f4959Slauwal01
257411f4959Slauwal01func check_errata_1262606
258411f4959Slauwal01	/* Applies to <=r3p0 */
259411f4959Slauwal01	mov	x1, #0x30
260411f4959Slauwal01	b	cpu_rev_var_ls
261411f4959Slauwal01endfunc check_errata_1262606
262411f4959Slauwal01
263411f4959Slauwal01/* --------------------------------------------------
26411c48370Slauwal01 * Errata Workaround for Neoverse N1 Errata #1262888
26511c48370Slauwal01 * This applies to revision <=r3p0 of Neoverse N1.
26611c48370Slauwal01 * Inputs:
26711c48370Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
26811c48370Slauwal01 * Shall clobber: x0-x17
26911c48370Slauwal01 * --------------------------------------------------
27011c48370Slauwal01 */
27111c48370Slauwal01func errata_n1_1262888_wa
27211c48370Slauwal01	/* Compare x0 against revision r3p0 */
27311c48370Slauwal01	mov	x17, x30
27411c48370Slauwal01	bl	check_errata_1262888
27511c48370Slauwal01	cbz	x0, 1f
27611c48370Slauwal01	mrs	x1, NEOVERSE_N1_CPUECTLR_EL1
27711c48370Slauwal01	orr	x1, x1, NEOVERSE_N1_CPUECTLR_EL1_MM_TLBPF_DIS_BIT
27811c48370Slauwal01	msr	NEOVERSE_N1_CPUECTLR_EL1, x1
27911c48370Slauwal011:
28011c48370Slauwal01	ret	x17
28111c48370Slauwal01endfunc errata_n1_1262888_wa
28211c48370Slauwal01
28311c48370Slauwal01func check_errata_1262888
28411c48370Slauwal01	/* Applies to <=r3p0 */
28511c48370Slauwal01	mov	x1, #0x30
28611c48370Slauwal01	b	cpu_rev_var_ls
28711c48370Slauwal01endfunc check_errata_1262888
28811c48370Slauwal01
28911c48370Slauwal01/* --------------------------------------------------
2904d8801feSlauwal01 * Errata Workaround for Neoverse N1 Errata #1275112
2914d8801feSlauwal01 * This applies to revision <=r3p0 of Neoverse N1.
2924d8801feSlauwal01 * Inputs:
2934d8801feSlauwal01 * x0: variant[4:7] and revision[0:3] of current cpu.
2944d8801feSlauwal01 * Shall clobber: x0-x17
2954d8801feSlauwal01 * --------------------------------------------------
2964d8801feSlauwal01 */
2974d8801feSlauwal01func errata_n1_1275112_wa
2984d8801feSlauwal01	/* Compare x0 against revision r3p0 */
2994d8801feSlauwal01	mov	x17, x30
3004d8801feSlauwal01	bl	check_errata_1275112
3014d8801feSlauwal01	cbz	x0, 1f
3024d8801feSlauwal01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
3034d8801feSlauwal01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
3044d8801feSlauwal01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
3054d8801feSlauwal011:
3064d8801feSlauwal01	ret	x17
3074d8801feSlauwal01endfunc errata_n1_1275112_wa
3084d8801feSlauwal01
3094d8801feSlauwal01func check_errata_1275112
3104d8801feSlauwal01	/* Applies to <=r3p0 */
3114d8801feSlauwal01	mov	x1, #0x30
3124d8801feSlauwal01	b	cpu_rev_var_ls
3134d8801feSlauwal01endfunc check_errata_1275112
3144d8801feSlauwal01
3154d8801feSlauwal01/* --------------------------------------------------
3165f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703.
3175f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1.
3185f5d0763SAndre Przywara * Inputs:
3195f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu.
3205f5d0763SAndre Przywara * Shall clobber: x0-x17
3215f5d0763SAndre Przywara * --------------------------------------------------
3225f5d0763SAndre Przywara */
3235f5d0763SAndre Przywarafunc errata_n1_1315703_wa
3245f5d0763SAndre Przywara	/* Compare x0 against revision r3p1 */
3255f5d0763SAndre Przywara	mov	x17, x30
3265f5d0763SAndre Przywara	bl	check_errata_1315703
3275f5d0763SAndre Przywara	cbz	x0, 1f
3285f5d0763SAndre Przywara
3295f5d0763SAndre Przywara	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
3305f5d0763SAndre Przywara	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16
3315f5d0763SAndre Przywara	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
3325f5d0763SAndre Przywara
3335f5d0763SAndre Przywara1:
3345f5d0763SAndre Przywara	ret	x17
3355f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa
3365f5d0763SAndre Przywara
3375f5d0763SAndre Przywarafunc check_errata_1315703
3385f5d0763SAndre Przywara	/* Applies to everything <= r3p0. */
3395f5d0763SAndre Przywara	mov	x1, #0x30
3405f5d0763SAndre Przywara	b	cpu_rev_var_ls
3415f5d0763SAndre Przywaraendfunc check_errata_1315703
3425f5d0763SAndre Przywara
34380942622Slaurenw-arm/* --------------------------------------------------
34480942622Slaurenw-arm * Errata Workaround for Neoverse N1 Erratum 1542419.
34580942622Slaurenw-arm * This applies to revisions r3p0 - r4p0 of Neoverse N1
34680942622Slaurenw-arm * Inputs:
34780942622Slaurenw-arm * x0: variant[4:7] and revision[0:3] of current cpu.
34880942622Slaurenw-arm * Shall clobber: x0-x17
34980942622Slaurenw-arm * --------------------------------------------------
35080942622Slaurenw-arm */
35180942622Slaurenw-armfunc errata_n1_1542419_wa
35280942622Slaurenw-arm	/* Compare x0 against revision r3p0 and r4p0 */
35380942622Slaurenw-arm	mov	x17, x30
35480942622Slaurenw-arm	bl	check_errata_1542419
35580942622Slaurenw-arm	cbz	x0, 1f
35680942622Slaurenw-arm
35780942622Slaurenw-arm	/* Apply instruction patching sequence */
35880942622Slaurenw-arm	ldr	x0, =0x0
35980942622Slaurenw-arm	msr	CPUPSELR_EL3, x0
36080942622Slaurenw-arm	ldr	x0, =0xEE670D35
36180942622Slaurenw-arm	msr	CPUPOR_EL3, x0
36280942622Slaurenw-arm	ldr	x0, =0xFFFF0FFF
36380942622Slaurenw-arm	msr	CPUPMR_EL3, x0
36480942622Slaurenw-arm	ldr	x0, =0x08000020007D
36580942622Slaurenw-arm	msr	CPUPCR_EL3, x0
36680942622Slaurenw-arm	isb
36780942622Slaurenw-arm1:
36880942622Slaurenw-arm	ret	x17
36980942622Slaurenw-armendfunc errata_n1_1542419_wa
37080942622Slaurenw-arm
37180942622Slaurenw-armfunc check_errata_1542419
37280942622Slaurenw-arm	/* Applies to everything r3p0 - r4p0. */
37380942622Slaurenw-arm	mov	x1, #0x30
37480942622Slaurenw-arm	mov	x2, #0x40
37580942622Slaurenw-arm	b	cpu_rev_var_range
37680942622Slaurenw-armendfunc check_errata_1542419
37780942622Slaurenw-arm
37861f0ffc4Sjohpow01	/* --------------------------------------------------
37961f0ffc4Sjohpow01	 * Errata Workaround for Neoverse N1 Errata #1868343.
38061f0ffc4Sjohpow01	 * This applies to revision <= r4p0 of Neoverse N1.
38161f0ffc4Sjohpow01	 * This workaround is the same as the workaround for
38261f0ffc4Sjohpow01	 * errata 1262606 and 1275112 but applies to a wider
38361f0ffc4Sjohpow01	 * revision range.
38461f0ffc4Sjohpow01	 * Inputs:
38561f0ffc4Sjohpow01	 * x0: variant[4:7] and revision[0:3] of current cpu.
38661f0ffc4Sjohpow01	 * Shall clobber: x0-x17
38761f0ffc4Sjohpow01	 * --------------------------------------------------
38861f0ffc4Sjohpow01	 */
38961f0ffc4Sjohpow01func errata_n1_1868343_wa
39061f0ffc4Sjohpow01	/*
39161f0ffc4Sjohpow01	 * Compare x0 against revision r4p0
39261f0ffc4Sjohpow01	 */
39361f0ffc4Sjohpow01	mov	x17, x30
39461f0ffc4Sjohpow01	bl	check_errata_1868343
39561f0ffc4Sjohpow01	cbz	x0, 1f
39661f0ffc4Sjohpow01	mrs	x1, NEOVERSE_N1_CPUACTLR_EL1
39761f0ffc4Sjohpow01	orr	x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_13
39861f0ffc4Sjohpow01	msr	NEOVERSE_N1_CPUACTLR_EL1, x1
39961f0ffc4Sjohpow01	isb
40061f0ffc4Sjohpow011:
40161f0ffc4Sjohpow01	ret	x17
40261f0ffc4Sjohpow01endfunc errata_n1_1868343_wa
40361f0ffc4Sjohpow01
40461f0ffc4Sjohpow01func check_errata_1868343
40561f0ffc4Sjohpow01	/* Applies to everything <= r4p0 */
40661f0ffc4Sjohpow01	mov	x1, #0x40
40761f0ffc4Sjohpow01	b	cpu_rev_var_ls
40861f0ffc4Sjohpow01endfunc check_errata_1868343
40961f0ffc4Sjohpow01
410da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func
411b04ea14bSJohn Tsichritzis	mov	x19, x30
4128074448fSJohn Tsichritzis
413eca6e453SSami Mujawar	bl neoverse_n1_disable_speculative_loads
4148074448fSJohn Tsichritzis
415632ab3ebSLouis Mayencourt	/* Forces all cacheable atomic instructions to be near */
416632ab3ebSLouis Mayencourt	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
417632ab3ebSLouis Mayencourt	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
418632ab3ebSLouis Mayencourt	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
419632ab3ebSLouis Mayencourt	isb
420632ab3ebSLouis Mayencourt
421b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
422b04ea14bSJohn Tsichritzis	mov	x18, x0
423b04ea14bSJohn Tsichritzis
424da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202
425b04ea14bSJohn Tsichritzis	mov	x0, x18
426da6d75a0SJohn Tsichritzis	bl	errata_n1_1043202_wa
427b04ea14bSJohn Tsichritzis#endif
428b04ea14bSJohn Tsichritzis
429a601afe1Slauwal01#if ERRATA_N1_1073348
430a601afe1Slauwal01	mov	x0, x18
431a601afe1Slauwal01	bl	errata_n1_1073348_wa
432a601afe1Slauwal01#endif
433a601afe1Slauwal01
434e34606f2Slauwal01#if ERRATA_N1_1130799
435e34606f2Slauwal01	mov	x0, x18
436e34606f2Slauwal01	bl	errata_n1_1130799_wa
437e34606f2Slauwal01#endif
438e34606f2Slauwal01
4392017ab24Slauwal01#if ERRATA_N1_1165347
4402017ab24Slauwal01	mov	x0, x18
4412017ab24Slauwal01	bl	errata_n1_1165347_wa
4422017ab24Slauwal01#endif
4432017ab24Slauwal01
444ef5fa7d4Slauwal01#if ERRATA_N1_1207823
445ef5fa7d4Slauwal01	mov	x0, x18
446ef5fa7d4Slauwal01	bl	errata_n1_1207823_wa
447ef5fa7d4Slauwal01#endif
448ef5fa7d4Slauwal01
4499eceb020Slauwal01#if ERRATA_N1_1220197
4509eceb020Slauwal01	mov	x0, x18
4519eceb020Slauwal01	bl	errata_n1_1220197_wa
4529eceb020Slauwal01#endif
4539eceb020Slauwal01
454335b3c79Slauwal01#if ERRATA_N1_1257314
455335b3c79Slauwal01	mov	x0, x18
456335b3c79Slauwal01	bl	errata_n1_1257314_wa
457335b3c79Slauwal01#endif
458335b3c79Slauwal01
459411f4959Slauwal01#if ERRATA_N1_1262606
460411f4959Slauwal01	mov	x0, x18
461411f4959Slauwal01	bl	errata_n1_1262606_wa
462411f4959Slauwal01#endif
463411f4959Slauwal01
46411c48370Slauwal01#if ERRATA_N1_1262888
46511c48370Slauwal01	mov	x0, x18
46611c48370Slauwal01	bl	errata_n1_1262888_wa
46711c48370Slauwal01#endif
46811c48370Slauwal01
4694d8801feSlauwal01#if ERRATA_N1_1275112
4704d8801feSlauwal01	mov	x0, x18
4714d8801feSlauwal01	bl	errata_n1_1275112_wa
4724d8801feSlauwal01#endif
4734d8801feSlauwal01
4745f5d0763SAndre Przywara#if ERRATA_N1_1315703
4755f5d0763SAndre Przywara	mov	x0, x18
4765f5d0763SAndre Przywara	bl	errata_n1_1315703_wa
4775f5d0763SAndre Przywara#endif
4785f5d0763SAndre Przywara
47980942622Slaurenw-arm#if ERRATA_N1_1542419
48080942622Slaurenw-arm	mov	x0, x18
48180942622Slaurenw-arm	bl	errata_n1_1542419_wa
48280942622Slaurenw-arm#endif
48380942622Slaurenw-arm
48461f0ffc4Sjohpow01#if ERRATA_N1_1868343
48561f0ffc4Sjohpow01	mov	x0, x18
48661f0ffc4Sjohpow01	bl	errata_n1_1868343_wa
48761f0ffc4Sjohpow01#endif
48861f0ffc4Sjohpow01
489b04ea14bSJohn Tsichritzis#if ENABLE_AMU
490b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
491b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el3
492da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
493b04ea14bSJohn Tsichritzis	msr	actlr_el3, x0
494b04ea14bSJohn Tsichritzis
495b04ea14bSJohn Tsichritzis	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
496b04ea14bSJohn Tsichritzis	mrs	x0, actlr_el2
497da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
498b04ea14bSJohn Tsichritzis	msr	actlr_el2, x0
499b04ea14bSJohn Tsichritzis
500b04ea14bSJohn Tsichritzis	/* Enable group0 counters */
501da6d75a0SJohn Tsichritzis	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
502b04ea14bSJohn Tsichritzis	msr	CPUAMCNTENSET_EL0, x0
503b04ea14bSJohn Tsichritzis#endif
504bb2f077aSLouis Mayencourt
505*25bbbd2dSJavier Almansa Sobrino#if NEOVERSE_Nx_EXTERNAL_LLC
506f2d6b4eeSManish Pandey	/* Some system may have External LLC, core needs to be made aware */
507f2d6b4eeSManish Pandey	mrs     x0, NEOVERSE_N1_CPUECTLR_EL1
508f2d6b4eeSManish Pandey	orr     x0, x0, NEOVERSE_N1_CPUECTLR_EL1_EXTLLC_BIT
509f2d6b4eeSManish Pandey	msr     NEOVERSE_N1_CPUECTLR_EL1, x0
510f2d6b4eeSManish Pandey#endif
511f2d6b4eeSManish Pandey
512bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184
513bb2f077aSLouis Mayencourt	bl	errata_dsu_936184_wa
514bb2f077aSLouis Mayencourt#endif
515bb2f077aSLouis Mayencourt
5167d6f7518Slauwal01	isb
517b04ea14bSJohn Tsichritzis	ret	x19
518da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func
519b04ea14bSJohn Tsichritzis
520b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
521b04ea14bSJohn Tsichritzis	 * HW will do the cache maintenance while powering down
522b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
523b04ea14bSJohn Tsichritzis	 */
524da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn
525b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
526b04ea14bSJohn Tsichritzis	 * Enable CPU power down bit in power control register
527b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
528b04ea14bSJohn Tsichritzis	 */
529da6d75a0SJohn Tsichritzis	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
530da6d75a0SJohn Tsichritzis	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
531da6d75a0SJohn Tsichritzis	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
532b04ea14bSJohn Tsichritzis	isb
533b04ea14bSJohn Tsichritzis	ret
534da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn
535b04ea14bSJohn Tsichritzis
536b04ea14bSJohn Tsichritzis#if REPORT_ERRATA
537b04ea14bSJohn Tsichritzis/*
538da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS.
539b04ea14bSJohn Tsichritzis */
540da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report
541b04ea14bSJohn Tsichritzis	stp	x8, x30, [sp, #-16]!
542b04ea14bSJohn Tsichritzis
543b04ea14bSJohn Tsichritzis	bl	cpu_get_rev_var
544b04ea14bSJohn Tsichritzis	mov	x8, x0
545b04ea14bSJohn Tsichritzis
546b04ea14bSJohn Tsichritzis	/*
547b04ea14bSJohn Tsichritzis	 * Report all errata. The revision-variant information is passed to
548b04ea14bSJohn Tsichritzis	 * checking functions of each errata.
549b04ea14bSJohn Tsichritzis	 */
550da6d75a0SJohn Tsichritzis	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
551a601afe1Slauwal01	report_errata ERRATA_N1_1073348, neoverse_n1, 1073348
552e34606f2Slauwal01	report_errata ERRATA_N1_1130799, neoverse_n1, 1130799
5532017ab24Slauwal01	report_errata ERRATA_N1_1165347, neoverse_n1, 1165347
554ef5fa7d4Slauwal01	report_errata ERRATA_N1_1207823, neoverse_n1, 1207823
5559eceb020Slauwal01	report_errata ERRATA_N1_1220197, neoverse_n1, 1220197
556335b3c79Slauwal01	report_errata ERRATA_N1_1257314, neoverse_n1, 1257314
557411f4959Slauwal01	report_errata ERRATA_N1_1262606, neoverse_n1, 1262606
55811c48370Slauwal01	report_errata ERRATA_N1_1262888, neoverse_n1, 1262888
5594d8801feSlauwal01	report_errata ERRATA_N1_1275112, neoverse_n1, 1275112
5605f5d0763SAndre Przywara	report_errata ERRATA_N1_1315703, neoverse_n1, 1315703
56180942622Slaurenw-arm	report_errata ERRATA_N1_1542419, neoverse_n1, 1542419
56261f0ffc4Sjohpow01	report_errata ERRATA_N1_1868343, neoverse_n1, 1868343
563bb2f077aSLouis Mayencourt	report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184
564b04ea14bSJohn Tsichritzis
565b04ea14bSJohn Tsichritzis	ldp	x8, x30, [sp], #16
566b04ea14bSJohn Tsichritzis	ret
567da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report
568b04ea14bSJohn Tsichritzis#endif
569b04ea14bSJohn Tsichritzis
57080942622Slaurenw-arm/*
57180942622Slaurenw-arm * Handle trap of EL0 IC IVAU instructions to EL3 by executing a TLB
57280942622Slaurenw-arm * inner-shareable invalidation to an arbitrary address followed by a DSB.
57380942622Slaurenw-arm *
57480942622Slaurenw-arm * x1: Exception Syndrome
57580942622Slaurenw-arm */
57680942622Slaurenw-armfunc neoverse_n1_errata_ic_trap_handler
57780942622Slaurenw-arm	cmp	x1, #NEOVERSE_N1_EC_IC_TRAP
57880942622Slaurenw-arm	b.ne	1f
57980942622Slaurenw-arm	tlbi	vae3is, xzr
58080942622Slaurenw-arm	dsb	sy
58180942622Slaurenw-arm
58280942622Slaurenw-arm	# Skip the IC instruction itself
58380942622Slaurenw-arm	mrs     x3, elr_el3
58480942622Slaurenw-arm	add     x3, x3, #4
58580942622Slaurenw-arm	msr     elr_el3, x3
58680942622Slaurenw-arm
58780942622Slaurenw-arm	ldp	x0, x1, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X0]
58880942622Slaurenw-arm	ldp	x2, x3, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X2]
58980942622Slaurenw-arm	ldp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
59080942622Slaurenw-arm	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
59180942622Slaurenw-arm
59280942622Slaurenw-arm#if IMAGE_BL31 && RAS_EXTENSION
59380942622Slaurenw-arm	/*
59480942622Slaurenw-arm	 * Issue Error Synchronization Barrier to synchronize SErrors before
59580942622Slaurenw-arm	 * exiting EL3. We're running with EAs unmasked, so any synchronized
59680942622Slaurenw-arm	 * errors would be taken immediately; therefore no need to inspect
59780942622Slaurenw-arm	 * DISR_EL1 register.
59880942622Slaurenw-arm	 */
59980942622Slaurenw-arm	esb
60080942622Slaurenw-arm#endif
601f461fe34SAnthony Steinhauser	exception_return
60280942622Slaurenw-arm1:
60380942622Slaurenw-arm	ret
60480942622Slaurenw-armendfunc neoverse_n1_errata_ic_trap_handler
60580942622Slaurenw-arm
606b04ea14bSJohn Tsichritzis	/* ---------------------------------------------
607da6d75a0SJohn Tsichritzis	 * This function provides neoverse_n1 specific
608b04ea14bSJohn Tsichritzis	 * register information for crash reporting.
609b04ea14bSJohn Tsichritzis	 * It needs to return with x6 pointing to
610b04ea14bSJohn Tsichritzis	 * a list of register names in ascii and
611b04ea14bSJohn Tsichritzis	 * x8 - x15 having values of registers to be
612b04ea14bSJohn Tsichritzis	 * reported.
613b04ea14bSJohn Tsichritzis	 * ---------------------------------------------
614b04ea14bSJohn Tsichritzis	 */
615da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS"
616da6d75a0SJohn Tsichritzisneoverse_n1_regs:  /* The ascii list of register names to be reported */
617b04ea14bSJohn Tsichritzis	.asciz	"cpuectlr_el1", ""
618b04ea14bSJohn Tsichritzis
619da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump
620da6d75a0SJohn Tsichritzis	adr	x6, neoverse_n1_regs
621da6d75a0SJohn Tsichritzis	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
622b04ea14bSJohn Tsichritzis	ret
623da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump
624b04ea14bSJohn Tsichritzis
62580942622Slaurenw-armdeclare_cpu_ops_eh neoverse_n1, NEOVERSE_N1_MIDR, \
626da6d75a0SJohn Tsichritzis	neoverse_n1_reset_func, \
62780942622Slaurenw-arm	neoverse_n1_errata_ic_trap_handler, \
628da6d75a0SJohn Tsichritzis	neoverse_n1_core_pwr_dwn
629