1b04ea14bSJohn Tsichritzis/* 2da6d75a0SJohn Tsichritzis * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved. 3b04ea14bSJohn Tsichritzis * 4b04ea14bSJohn Tsichritzis * SPDX-License-Identifier: BSD-3-Clause 5b04ea14bSJohn Tsichritzis */ 6b04ea14bSJohn Tsichritzis 7b04ea14bSJohn Tsichritzis#include <arch.h> 8b04ea14bSJohn Tsichritzis#include <asm_macros.S> 9da6d75a0SJohn Tsichritzis#include <neoverse_n1.h> 10b04ea14bSJohn Tsichritzis#include <cpuamu.h> 11b04ea14bSJohn Tsichritzis#include <cpu_macros.S> 12b04ea14bSJohn Tsichritzis 13076b5f02SJohn Tsichritzis/* Hardware handled coherency */ 14076b5f02SJohn Tsichritzis#if HW_ASSISTED_COHERENCY == 0 15076b5f02SJohn Tsichritzis#error "Neoverse N1 must be compiled with HW_ASSISTED_COHERENCY enabled" 16076b5f02SJohn Tsichritzis#endif 17076b5f02SJohn Tsichritzis 18629d04f5SJohn Tsichritzis/* 64-bit only core */ 19629d04f5SJohn Tsichritzis#if CTX_INCLUDE_AARCH32_REGS == 1 20629d04f5SJohn Tsichritzis#error "Neoverse-N1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 21629d04f5SJohn Tsichritzis#endif 22629d04f5SJohn Tsichritzis 23b04ea14bSJohn Tsichritzis/* -------------------------------------------------- 245f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1043202. 25da6d75a0SJohn Tsichritzis * This applies to revision r0p0 and r1p0 of Neoverse N1. 26b04ea14bSJohn Tsichritzis * Inputs: 27b04ea14bSJohn Tsichritzis * x0: variant[4:7] and revision[0:3] of current cpu. 28b04ea14bSJohn Tsichritzis * Shall clobber: x0-x17 29b04ea14bSJohn Tsichritzis * -------------------------------------------------- 30b04ea14bSJohn Tsichritzis */ 31da6d75a0SJohn Tsichritzisfunc errata_n1_1043202_wa 32b04ea14bSJohn Tsichritzis /* Compare x0 against revision r1p0 */ 33b04ea14bSJohn Tsichritzis mov x17, x30 34b04ea14bSJohn Tsichritzis bl check_errata_1043202 35b04ea14bSJohn Tsichritzis cbz x0, 1f 36b04ea14bSJohn Tsichritzis 37b04ea14bSJohn Tsichritzis /* Apply instruction patching sequence */ 38b04ea14bSJohn Tsichritzis ldr x0, =0x0 39b04ea14bSJohn Tsichritzis msr CPUPSELR_EL3, x0 40b04ea14bSJohn Tsichritzis ldr x0, =0xF3BF8F2F 41b04ea14bSJohn Tsichritzis msr CPUPOR_EL3, x0 42b04ea14bSJohn Tsichritzis ldr x0, =0xFFFFFFFF 43b04ea14bSJohn Tsichritzis msr CPUPMR_EL3, x0 44b04ea14bSJohn Tsichritzis ldr x0, =0x800200071 45b04ea14bSJohn Tsichritzis msr CPUPCR_EL3, x0 46b04ea14bSJohn Tsichritzis isb 47b04ea14bSJohn Tsichritzis1: 48b04ea14bSJohn Tsichritzis ret x17 49da6d75a0SJohn Tsichritzisendfunc errata_n1_1043202_wa 50b04ea14bSJohn Tsichritzis 51b04ea14bSJohn Tsichritzisfunc check_errata_1043202 52b04ea14bSJohn Tsichritzis /* Applies to r0p0 and r1p0 */ 53b04ea14bSJohn Tsichritzis mov x1, #0x10 54b04ea14bSJohn Tsichritzis b cpu_rev_var_ls 55b04ea14bSJohn Tsichritzisendfunc check_errata_1043202 56b04ea14bSJohn Tsichritzis 57eca6e453SSami Mujawar/* -------------------------------------------------- 58eca6e453SSami Mujawar * Disable speculative loads if Neoverse N1 supports 59eca6e453SSami Mujawar * SSBS. 60eca6e453SSami Mujawar * 61eca6e453SSami Mujawar * Shall clobber: x0. 62eca6e453SSami Mujawar * -------------------------------------------------- 63eca6e453SSami Mujawar */ 64eca6e453SSami Mujawarfunc neoverse_n1_disable_speculative_loads 65eca6e453SSami Mujawar /* Check if the PE implements SSBS */ 66eca6e453SSami Mujawar mrs x0, id_aa64pfr1_el1 67eca6e453SSami Mujawar tst x0, #(ID_AA64PFR1_EL1_SSBS_MASK << ID_AA64PFR1_EL1_SSBS_SHIFT) 68eca6e453SSami Mujawar b.eq 1f 69eca6e453SSami Mujawar 70eca6e453SSami Mujawar /* Disable speculative loads */ 71eca6e453SSami Mujawar msr SSBS, xzr 72eca6e453SSami Mujawar isb 73eca6e453SSami Mujawar 74eca6e453SSami Mujawar1: 75eca6e453SSami Mujawar ret 76eca6e453SSami Mujawarendfunc neoverse_n1_disable_speculative_loads 77eca6e453SSami Mujawar 785f5d0763SAndre Przywara/* -------------------------------------------------- 79a601afe1Slauwal01 * Errata Workaround for Neoverse N1 Errata #1073348 80a601afe1Slauwal01 * This applies to revision r0p0 and r1p0 of Neoverse N1. 81a601afe1Slauwal01 * Inputs: 82a601afe1Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 83a601afe1Slauwal01 * Shall clobber: x0-x17 84a601afe1Slauwal01 * -------------------------------------------------- 85a601afe1Slauwal01 */ 86a601afe1Slauwal01func errata_n1_1073348_wa 87a601afe1Slauwal01 /* Compare x0 against revision r1p0 */ 88a601afe1Slauwal01 mov x17, x30 89a601afe1Slauwal01 bl check_errata_1073348 90a601afe1Slauwal01 cbz x0, 1f 91a601afe1Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR_EL1 92a601afe1Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR_EL1_BIT_6 93a601afe1Slauwal01 msr NEOVERSE_N1_CPUACTLR_EL1, x1 94a601afe1Slauwal01 isb 95a601afe1Slauwal011: 96a601afe1Slauwal01 ret x17 97a601afe1Slauwal01endfunc errata_n1_1073348_wa 98a601afe1Slauwal01 99a601afe1Slauwal01func check_errata_1073348 100a601afe1Slauwal01 /* Applies to r0p0 and r1p0 */ 101a601afe1Slauwal01 mov x1, #0x10 102a601afe1Slauwal01 b cpu_rev_var_ls 103a601afe1Slauwal01endfunc check_errata_1073348 104a601afe1Slauwal01 105a601afe1Slauwal01/* -------------------------------------------------- 106e34606f2Slauwal01 * Errata Workaround for Neoverse N1 Errata #1130799 107e34606f2Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 108e34606f2Slauwal01 * Inputs: 109e34606f2Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 110e34606f2Slauwal01 * Shall clobber: x0-x17 111e34606f2Slauwal01 * -------------------------------------------------- 112e34606f2Slauwal01 */ 113e34606f2Slauwal01func errata_n1_1130799_wa 114e34606f2Slauwal01 /* Compare x0 against revision r2p0 */ 115e34606f2Slauwal01 mov x17, x30 116e34606f2Slauwal01 bl check_errata_1130799 117e34606f2Slauwal01 cbz x0, 1f 118e34606f2Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 119e34606f2Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_59 120e34606f2Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 121e34606f2Slauwal01 isb 122e34606f2Slauwal011: 123e34606f2Slauwal01 ret x17 124e34606f2Slauwal01endfunc errata_n1_1130799_wa 125e34606f2Slauwal01 126e34606f2Slauwal01func check_errata_1130799 127e34606f2Slauwal01 /* Applies to <=r2p0 */ 128e34606f2Slauwal01 mov x1, #0x20 129e34606f2Slauwal01 b cpu_rev_var_ls 130e34606f2Slauwal01endfunc check_errata_1130799 131e34606f2Slauwal01 132e34606f2Slauwal01/* -------------------------------------------------- 133*2017ab24Slauwal01 * Errata Workaround for Neoverse N1 Errata #1165347 134*2017ab24Slauwal01 * This applies to revision <=r2p0 of Neoverse N1. 135*2017ab24Slauwal01 * Inputs: 136*2017ab24Slauwal01 * x0: variant[4:7] and revision[0:3] of current cpu. 137*2017ab24Slauwal01 * Shall clobber: x0-x17 138*2017ab24Slauwal01 * -------------------------------------------------- 139*2017ab24Slauwal01 */ 140*2017ab24Slauwal01func errata_n1_1165347_wa 141*2017ab24Slauwal01 /* Compare x0 against revision r2p0 */ 142*2017ab24Slauwal01 mov x17, x30 143*2017ab24Slauwal01 bl check_errata_1165347 144*2017ab24Slauwal01 cbz x0, 1f 145*2017ab24Slauwal01 mrs x1, NEOVERSE_N1_CPUACTLR2_EL1 146*2017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_0 147*2017ab24Slauwal01 orr x1, x1, NEOVERSE_N1_CPUACTLR2_EL1_BIT_15 148*2017ab24Slauwal01 msr NEOVERSE_N1_CPUACTLR2_EL1, x1 149*2017ab24Slauwal01 isb 150*2017ab24Slauwal011: 151*2017ab24Slauwal01 ret x17 152*2017ab24Slauwal01endfunc errata_n1_1165347_wa 153*2017ab24Slauwal01 154*2017ab24Slauwal01func check_errata_1165347 155*2017ab24Slauwal01 /* Applies to <=r2p0 */ 156*2017ab24Slauwal01 mov x1, #0x20 157*2017ab24Slauwal01 b cpu_rev_var_ls 158*2017ab24Slauwal01endfunc check_errata_1165347 159*2017ab24Slauwal01 160*2017ab24Slauwal01/* -------------------------------------------------- 1615f5d0763SAndre Przywara * Errata Workaround for Neoverse N1 Erratum 1315703. 1625f5d0763SAndre Przywara * This applies to revision <= r3p0 of Neoverse N1. 1635f5d0763SAndre Przywara * Inputs: 1645f5d0763SAndre Przywara * x0: variant[4:7] and revision[0:3] of current cpu. 1655f5d0763SAndre Przywara * Shall clobber: x0-x17 1665f5d0763SAndre Przywara * -------------------------------------------------- 1675f5d0763SAndre Przywara */ 1685f5d0763SAndre Przywarafunc errata_n1_1315703_wa 1695f5d0763SAndre Przywara /* Compare x0 against revision r3p1 */ 1705f5d0763SAndre Przywara mov x17, x30 1715f5d0763SAndre Przywara bl check_errata_1315703 1725f5d0763SAndre Przywara cbz x0, 1f 1735f5d0763SAndre Przywara 1745f5d0763SAndre Przywara mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 1755f5d0763SAndre Przywara orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_16 1765f5d0763SAndre Przywara msr NEOVERSE_N1_CPUACTLR2_EL1, x0 1775f5d0763SAndre Przywara isb 1785f5d0763SAndre Przywara 1795f5d0763SAndre Przywara1: 1805f5d0763SAndre Przywara ret x17 1815f5d0763SAndre Przywaraendfunc errata_n1_1315703_wa 1825f5d0763SAndre Przywara 1835f5d0763SAndre Przywarafunc check_errata_1315703 1845f5d0763SAndre Przywara /* Applies to everything <= r3p0. */ 1855f5d0763SAndre Przywara mov x1, #0x30 1865f5d0763SAndre Przywara b cpu_rev_var_ls 1875f5d0763SAndre Przywaraendfunc check_errata_1315703 1885f5d0763SAndre Przywara 189da6d75a0SJohn Tsichritzisfunc neoverse_n1_reset_func 190b04ea14bSJohn Tsichritzis mov x19, x30 1918074448fSJohn Tsichritzis 192eca6e453SSami Mujawar bl neoverse_n1_disable_speculative_loads 1938074448fSJohn Tsichritzis 194632ab3ebSLouis Mayencourt /* Forces all cacheable atomic instructions to be near */ 195632ab3ebSLouis Mayencourt mrs x0, NEOVERSE_N1_CPUACTLR2_EL1 196632ab3ebSLouis Mayencourt orr x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2 197632ab3ebSLouis Mayencourt msr NEOVERSE_N1_CPUACTLR2_EL1, x0 198632ab3ebSLouis Mayencourt isb 199632ab3ebSLouis Mayencourt 200b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 201b04ea14bSJohn Tsichritzis mov x18, x0 202b04ea14bSJohn Tsichritzis 203da6d75a0SJohn Tsichritzis#if ERRATA_N1_1043202 204b04ea14bSJohn Tsichritzis mov x0, x18 205da6d75a0SJohn Tsichritzis bl errata_n1_1043202_wa 206b04ea14bSJohn Tsichritzis#endif 207b04ea14bSJohn Tsichritzis 208a601afe1Slauwal01#if ERRATA_N1_1073348 209a601afe1Slauwal01 mov x0, x18 210a601afe1Slauwal01 bl errata_n1_1073348_wa 211a601afe1Slauwal01#endif 212a601afe1Slauwal01 213e34606f2Slauwal01#if ERRATA_N1_1130799 214e34606f2Slauwal01 mov x0, x18 215e34606f2Slauwal01 bl errata_n1_1130799_wa 216e34606f2Slauwal01#endif 217e34606f2Slauwal01 218*2017ab24Slauwal01#if ERRATA_N1_1165347 219*2017ab24Slauwal01 mov x0, x18 220*2017ab24Slauwal01 bl errata_n1_1165347_wa 221*2017ab24Slauwal01#endif 222*2017ab24Slauwal01 2235f5d0763SAndre Przywara#if ERRATA_N1_1315703 2245f5d0763SAndre Przywara mov x0, x18 2255f5d0763SAndre Przywara bl errata_n1_1315703_wa 2265f5d0763SAndre Przywara#endif 2275f5d0763SAndre Przywara 228b04ea14bSJohn Tsichritzis#if ENABLE_AMU 229b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */ 230b04ea14bSJohn Tsichritzis mrs x0, actlr_el3 231da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 232b04ea14bSJohn Tsichritzis msr actlr_el3, x0 233b04ea14bSJohn Tsichritzis isb 234b04ea14bSJohn Tsichritzis 235b04ea14bSJohn Tsichritzis /* Make sure accesses from EL0/EL1 are not trapped to EL2 */ 236b04ea14bSJohn Tsichritzis mrs x0, actlr_el2 237da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT 238b04ea14bSJohn Tsichritzis msr actlr_el2, x0 239b04ea14bSJohn Tsichritzis isb 240b04ea14bSJohn Tsichritzis 241b04ea14bSJohn Tsichritzis /* Enable group0 counters */ 242da6d75a0SJohn Tsichritzis mov x0, #NEOVERSE_N1_AMU_GROUP0_MASK 243b04ea14bSJohn Tsichritzis msr CPUAMCNTENSET_EL0, x0 244b04ea14bSJohn Tsichritzis isb 245b04ea14bSJohn Tsichritzis#endif 246bb2f077aSLouis Mayencourt 247bb2f077aSLouis Mayencourt#if ERRATA_DSU_936184 248bb2f077aSLouis Mayencourt bl errata_dsu_936184_wa 249bb2f077aSLouis Mayencourt#endif 250bb2f077aSLouis Mayencourt 251b04ea14bSJohn Tsichritzis ret x19 252da6d75a0SJohn Tsichritzisendfunc neoverse_n1_reset_func 253b04ea14bSJohn Tsichritzis 254b04ea14bSJohn Tsichritzis /* --------------------------------------------- 255b04ea14bSJohn Tsichritzis * HW will do the cache maintenance while powering down 256b04ea14bSJohn Tsichritzis * --------------------------------------------- 257b04ea14bSJohn Tsichritzis */ 258da6d75a0SJohn Tsichritzisfunc neoverse_n1_core_pwr_dwn 259b04ea14bSJohn Tsichritzis /* --------------------------------------------- 260b04ea14bSJohn Tsichritzis * Enable CPU power down bit in power control register 261b04ea14bSJohn Tsichritzis * --------------------------------------------- 262b04ea14bSJohn Tsichritzis */ 263da6d75a0SJohn Tsichritzis mrs x0, NEOVERSE_N1_CPUPWRCTLR_EL1 264da6d75a0SJohn Tsichritzis orr x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK 265da6d75a0SJohn Tsichritzis msr NEOVERSE_N1_CPUPWRCTLR_EL1, x0 266b04ea14bSJohn Tsichritzis isb 267b04ea14bSJohn Tsichritzis ret 268da6d75a0SJohn Tsichritzisendfunc neoverse_n1_core_pwr_dwn 269b04ea14bSJohn Tsichritzis 270b04ea14bSJohn Tsichritzis#if REPORT_ERRATA 271b04ea14bSJohn Tsichritzis/* 272da6d75a0SJohn Tsichritzis * Errata printing function for Neoverse N1. Must follow AAPCS. 273b04ea14bSJohn Tsichritzis */ 274da6d75a0SJohn Tsichritzisfunc neoverse_n1_errata_report 275b04ea14bSJohn Tsichritzis stp x8, x30, [sp, #-16]! 276b04ea14bSJohn Tsichritzis 277b04ea14bSJohn Tsichritzis bl cpu_get_rev_var 278b04ea14bSJohn Tsichritzis mov x8, x0 279b04ea14bSJohn Tsichritzis 280b04ea14bSJohn Tsichritzis /* 281b04ea14bSJohn Tsichritzis * Report all errata. The revision-variant information is passed to 282b04ea14bSJohn Tsichritzis * checking functions of each errata. 283b04ea14bSJohn Tsichritzis */ 284da6d75a0SJohn Tsichritzis report_errata ERRATA_N1_1043202, neoverse_n1, 1043202 285a601afe1Slauwal01 report_errata ERRATA_N1_1073348, neoverse_n1, 1073348 286e34606f2Slauwal01 report_errata ERRATA_N1_1130799, neoverse_n1, 1130799 287*2017ab24Slauwal01 report_errata ERRATA_N1_1165347, neoverse_n1, 1165347 2885f5d0763SAndre Przywara report_errata ERRATA_N1_1315703, neoverse_n1, 1315703 289bb2f077aSLouis Mayencourt report_errata ERRATA_DSU_936184, neoverse_n1, dsu_936184 290b04ea14bSJohn Tsichritzis 291b04ea14bSJohn Tsichritzis ldp x8, x30, [sp], #16 292b04ea14bSJohn Tsichritzis ret 293da6d75a0SJohn Tsichritzisendfunc neoverse_n1_errata_report 294b04ea14bSJohn Tsichritzis#endif 295b04ea14bSJohn Tsichritzis 296b04ea14bSJohn Tsichritzis /* --------------------------------------------- 297da6d75a0SJohn Tsichritzis * This function provides neoverse_n1 specific 298b04ea14bSJohn Tsichritzis * register information for crash reporting. 299b04ea14bSJohn Tsichritzis * It needs to return with x6 pointing to 300b04ea14bSJohn Tsichritzis * a list of register names in ascii and 301b04ea14bSJohn Tsichritzis * x8 - x15 having values of registers to be 302b04ea14bSJohn Tsichritzis * reported. 303b04ea14bSJohn Tsichritzis * --------------------------------------------- 304b04ea14bSJohn Tsichritzis */ 305da6d75a0SJohn Tsichritzis.section .rodata.neoverse_n1_regs, "aS" 306da6d75a0SJohn Tsichritzisneoverse_n1_regs: /* The ascii list of register names to be reported */ 307b04ea14bSJohn Tsichritzis .asciz "cpuectlr_el1", "" 308b04ea14bSJohn Tsichritzis 309da6d75a0SJohn Tsichritzisfunc neoverse_n1_cpu_reg_dump 310da6d75a0SJohn Tsichritzis adr x6, neoverse_n1_regs 311da6d75a0SJohn Tsichritzis mrs x8, NEOVERSE_N1_CPUECTLR_EL1 312b04ea14bSJohn Tsichritzis ret 313da6d75a0SJohn Tsichritzisendfunc neoverse_n1_cpu_reg_dump 314b04ea14bSJohn Tsichritzis 315da6d75a0SJohn Tsichritzisdeclare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \ 316da6d75a0SJohn Tsichritzis neoverse_n1_reset_func, \ 317da6d75a0SJohn Tsichritzis neoverse_n1_core_pwr_dwn 318