19b476841SSoby Mathew/* 29b476841SSoby Mathew * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved. 39b476841SSoby Mathew * 49b476841SSoby Mathew * Redistribution and use in source and binary forms, with or without 59b476841SSoby Mathew * modification, are permitted provided that the following conditions are met: 69b476841SSoby Mathew * 79b476841SSoby Mathew * Redistributions of source code must retain the above copyright notice, this 89b476841SSoby Mathew * list of conditions and the following disclaimer. 99b476841SSoby Mathew * 109b476841SSoby Mathew * Redistributions in binary form must reproduce the above copyright notice, 119b476841SSoby Mathew * this list of conditions and the following disclaimer in the documentation 129b476841SSoby Mathew * and/or other materials provided with the distribution. 139b476841SSoby Mathew * 149b476841SSoby Mathew * Neither the name of ARM nor the names of its contributors may be used 159b476841SSoby Mathew * to endorse or promote products derived from this software without specific 169b476841SSoby Mathew * prior written permission. 179b476841SSoby Mathew * 189b476841SSoby Mathew * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 199b476841SSoby Mathew * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 209b476841SSoby Mathew * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 219b476841SSoby Mathew * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 229b476841SSoby Mathew * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 239b476841SSoby Mathew * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 249b476841SSoby Mathew * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 259b476841SSoby Mathew * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 269b476841SSoby Mathew * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 279b476841SSoby Mathew * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 289b476841SSoby Mathew * POSSIBILITY OF SUCH DAMAGE. 299b476841SSoby Mathew */ 309b476841SSoby Mathew 319b476841SSoby Mathew#include <arch.h> 329b476841SSoby Mathew#include <asm_macros.S> 339b476841SSoby Mathew#include <assert_macros.S> 349b476841SSoby Mathew#include <cpu_macros.S> 359b476841SSoby Mathew#if IMAGE_BL31 369b476841SSoby Mathew#include <cpu_data.h> 379b476841SSoby Mathew#endif 389b476841SSoby Mathew 399b476841SSoby Mathew /* Reset fn is needed in BL at reset vector */ 4079a97b2eSYatharth Kochar#if IMAGE_BL1 || IMAGE_BL31 419b476841SSoby Mathew /* 429b476841SSoby Mathew * The reset handler common to all platforms. After a matching 439b476841SSoby Mathew * cpu_ops structure entry is found, the correponding reset_handler 449b476841SSoby Mathew * in the cpu_ops is invoked. 45683f788fSSoby Mathew * Clobbers: x0 - x19, x30 469b476841SSoby Mathew */ 479b476841SSoby Mathew .globl reset_handler 489b476841SSoby Mathewfunc reset_handler 497395a725SSoby Mathew mov x19, x30 509b476841SSoby Mathew 51683f788fSSoby Mathew /* The plat_reset_handler can clobber x0 - x18, x30 */ 5224fb838fSSoby Mathew bl plat_reset_handler 5324fb838fSSoby Mathew 549b476841SSoby Mathew /* Get the matching cpu_ops pointer */ 559b476841SSoby Mathew bl get_cpu_ops_ptr 569b476841SSoby Mathew#if ASM_ASSERTION 579b476841SSoby Mathew cmp x0, #0 589b476841SSoby Mathew ASM_ASSERT(ne) 599b476841SSoby Mathew#endif 609b476841SSoby Mathew 619b476841SSoby Mathew /* Get the cpu_ops reset handler */ 629b476841SSoby Mathew ldr x2, [x0, #CPU_RESET_FUNC] 637395a725SSoby Mathew mov x30, x19 649b476841SSoby Mathew cbz x2, 1f 65683f788fSSoby Mathew 66683f788fSSoby Mathew /* The cpu_ops reset handler can clobber x0 - x19, x30 */ 677395a725SSoby Mathew br x2 689b476841SSoby Mathew1: 697395a725SSoby Mathew ret 7024fb838fSSoby Mathew 7179a97b2eSYatharth Kochar#endif /* IMAGE_BL1 || IMAGE_BL31 */ 729b476841SSoby Mathew 73add40351SSoby Mathew#if IMAGE_BL31 /* The power down core and cluster is needed only in BL31 */ 74add40351SSoby Mathew /* 75add40351SSoby Mathew * The prepare core power down function for all platforms. After 76add40351SSoby Mathew * the cpu_ops pointer is retrieved from cpu_data, the corresponding 77add40351SSoby Mathew * pwr_dwn_core in the cpu_ops is invoked. 78add40351SSoby Mathew */ 79add40351SSoby Mathew .globl prepare_core_pwr_dwn 80add40351SSoby Mathewfunc prepare_core_pwr_dwn 81add40351SSoby Mathew mrs x1, tpidr_el3 82add40351SSoby Mathew ldr x0, [x1, #CPU_DATA_CPU_OPS_PTR] 83add40351SSoby Mathew#if ASM_ASSERTION 84add40351SSoby Mathew cmp x0, #0 85add40351SSoby Mathew ASM_ASSERT(ne) 86add40351SSoby Mathew#endif 87add40351SSoby Mathew 88add40351SSoby Mathew /* Get the cpu_ops core_pwr_dwn handler */ 89add40351SSoby Mathew ldr x1, [x0, #CPU_PWR_DWN_CORE] 90add40351SSoby Mathew br x1 91add40351SSoby Mathew 92add40351SSoby Mathew /* 93add40351SSoby Mathew * The prepare cluster power down function for all platforms. After 94add40351SSoby Mathew * the cpu_ops pointer is retrieved from cpu_data, the corresponding 95add40351SSoby Mathew * pwr_dwn_cluster in the cpu_ops is invoked. 96add40351SSoby Mathew */ 97add40351SSoby Mathew .globl prepare_cluster_pwr_dwn 98add40351SSoby Mathewfunc prepare_cluster_pwr_dwn 99add40351SSoby Mathew mrs x1, tpidr_el3 100add40351SSoby Mathew ldr x0, [x1, #CPU_DATA_CPU_OPS_PTR] 101add40351SSoby Mathew#if ASM_ASSERTION 102add40351SSoby Mathew cmp x0, #0 103add40351SSoby Mathew ASM_ASSERT(ne) 104add40351SSoby Mathew#endif 105add40351SSoby Mathew 106add40351SSoby Mathew /* Get the cpu_ops cluster_pwr_dwn handler */ 107add40351SSoby Mathew ldr x1, [x0, #CPU_PWR_DWN_CLUSTER] 108add40351SSoby Mathew br x1 109add40351SSoby Mathew 110add40351SSoby Mathew 111add40351SSoby Mathew /* 112add40351SSoby Mathew * Initializes the cpu_ops_ptr if not already initialized 113*12e7c4abSVikram Kanigiri * in cpu_data. This can be called without a runtime stack, but may 114*12e7c4abSVikram Kanigiri * only be called after the MMU is enabled. 115add40351SSoby Mathew * clobbers: x0 - x6, x10 116add40351SSoby Mathew */ 117add40351SSoby Mathew .globl init_cpu_ops 118add40351SSoby Mathewfunc init_cpu_ops 119add40351SSoby Mathew mrs x6, tpidr_el3 120add40351SSoby Mathew ldr x0, [x6, #CPU_DATA_CPU_OPS_PTR] 121add40351SSoby Mathew cbnz x0, 1f 122add40351SSoby Mathew mov x10, x30 123add40351SSoby Mathew bl get_cpu_ops_ptr 124add40351SSoby Mathew#if ASM_ASSERTION 125add40351SSoby Mathew cmp x0, #0 126add40351SSoby Mathew ASM_ASSERT(ne) 127add40351SSoby Mathew#endif 12809997346SSoby Mathew str x0, [x6, #CPU_DATA_CPU_OPS_PTR]! 129add40351SSoby Mathew mov x30, x10 130add40351SSoby Mathew1: 131add40351SSoby Mathew ret 132add40351SSoby Mathew#endif /* IMAGE_BL31 */ 133add40351SSoby Mathew 134d3f70af6SSoby Mathew#if IMAGE_BL31 && CRASH_REPORTING 135d3f70af6SSoby Mathew /* 136d3f70af6SSoby Mathew * The cpu specific registers which need to be reported in a crash 137d3f70af6SSoby Mathew * are reported via cpu_ops cpu_reg_dump function. After a matching 138d3f70af6SSoby Mathew * cpu_ops structure entry is found, the correponding cpu_reg_dump 139d3f70af6SSoby Mathew * in the cpu_ops is invoked. 140d3f70af6SSoby Mathew */ 141d3f70af6SSoby Mathew .globl do_cpu_reg_dump 142d3f70af6SSoby Mathewfunc do_cpu_reg_dump 143d3f70af6SSoby Mathew mov x16, x30 144d3f70af6SSoby Mathew 145d3f70af6SSoby Mathew /* Get the matching cpu_ops pointer */ 146d3f70af6SSoby Mathew bl get_cpu_ops_ptr 147d3f70af6SSoby Mathew cbz x0, 1f 148d3f70af6SSoby Mathew 149d3f70af6SSoby Mathew /* Get the cpu_ops cpu_reg_dump */ 150d3f70af6SSoby Mathew ldr x2, [x0, #CPU_REG_DUMP] 151d3f70af6SSoby Mathew cbz x2, 1f 152d3f70af6SSoby Mathew blr x2 153d3f70af6SSoby Mathew1: 154d3f70af6SSoby Mathew mov x30, x16 155d3f70af6SSoby Mathew ret 156d3f70af6SSoby Mathew#endif 157d3f70af6SSoby Mathew 1589b476841SSoby Mathew /* 1599b476841SSoby Mathew * The below function returns the cpu_ops structure matching the 1609b476841SSoby Mathew * midr of the core. It reads the MIDR_EL1 and finds the matching 1619b476841SSoby Mathew * entry in cpu_ops entries. Only the implementation and part number 1629b476841SSoby Mathew * are used to match the entries. 1639b476841SSoby Mathew * Return : 1649b476841SSoby Mathew * x0 - The matching cpu_ops pointer on Success 1659b476841SSoby Mathew * x0 - 0 on failure. 1669b476841SSoby Mathew * Clobbers : x0 - x5 1679b476841SSoby Mathew */ 1689b476841SSoby Mathew .globl get_cpu_ops_ptr 1699b476841SSoby Mathewfunc get_cpu_ops_ptr 1709b476841SSoby Mathew /* Get the cpu_ops start and end locations */ 1719b476841SSoby Mathew adr x4, (__CPU_OPS_START__ + CPU_MIDR) 1729b476841SSoby Mathew adr x5, (__CPU_OPS_END__ + CPU_MIDR) 1739b476841SSoby Mathew 1749b476841SSoby Mathew /* Initialize the return parameter */ 1759b476841SSoby Mathew mov x0, #0 1769b476841SSoby Mathew 1779b476841SSoby Mathew /* Read the MIDR_EL1 */ 1789b476841SSoby Mathew mrs x2, midr_el1 1799b476841SSoby Mathew mov_imm x3, CPU_IMPL_PN_MASK 1809b476841SSoby Mathew 1819b476841SSoby Mathew /* Retain only the implementation and part number using mask */ 1829b476841SSoby Mathew and w2, w2, w3 1839b476841SSoby Mathew1: 1849b476841SSoby Mathew /* Check if we have reached end of list */ 1859b476841SSoby Mathew cmp x4, x5 1869b476841SSoby Mathew b.eq error_exit 1879b476841SSoby Mathew 1889b476841SSoby Mathew /* load the midr from the cpu_ops */ 1899b476841SSoby Mathew ldr x1, [x4], #CPU_OPS_SIZE 1909b476841SSoby Mathew and w1, w1, w3 1919b476841SSoby Mathew 1929b476841SSoby Mathew /* Check if midr matches to midr of this core */ 1939b476841SSoby Mathew cmp w1, w2 1949b476841SSoby Mathew b.ne 1b 1959b476841SSoby Mathew 1969b476841SSoby Mathew /* Subtract the increment and offset to get the cpu-ops pointer */ 1979b476841SSoby Mathew sub x0, x4, #(CPU_OPS_SIZE + CPU_MIDR) 1989b476841SSoby Mathewerror_exit: 1999b476841SSoby Mathew ret 2007395a725SSoby Mathew 2017395a725SSoby Mathew#if DEBUG 2027395a725SSoby Mathew /* 2037395a725SSoby Mathew * This function prints a warning message to the crash console 2047395a725SSoby Mathew * if the CPU revision/part number does not match the errata 2057395a725SSoby Mathew * workaround enabled in the build. 2067395a725SSoby Mathew * Clobber: x30, x0 - x5 2077395a725SSoby Mathew */ 2087395a725SSoby Mathew.section .rodata.rev_warn_str, "aS" 2097395a725SSoby Mathewrev_warn_str: 2107395a725SSoby Mathew .asciz "Warning: Skipping Errata workaround for non matching CPU revision number.\n" 2117395a725SSoby Mathew 2127395a725SSoby Mathew .globl print_revision_warning 2137395a725SSoby Mathewfunc print_revision_warning 2147395a725SSoby Mathew mov x5, x30 2157395a725SSoby Mathew /* Ensure the console is initialized */ 2167395a725SSoby Mathew bl plat_crash_console_init 2177395a725SSoby Mathew /* Check if the console is initialized */ 2187395a725SSoby Mathew cbz x0, 1f 2197395a725SSoby Mathew /* The console is initialized */ 2207395a725SSoby Mathew adr x4, rev_warn_str 2217395a725SSoby Mathew bl asm_print_str 2227395a725SSoby Mathew1: 2237395a725SSoby Mathew ret x5 2247395a725SSoby Mathew#endif 2257395a725SSoby Mathew 226