1/* 2 * Copyright (c) 2023-2025, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7#include <arch.h> 8#include <asm_macros.S> 9#include <common/bl_common.h> 10#include <cortex_x925.h> 11#include <cpu_macros.S> 12#include <dsu_macros.S> 13#include <plat_macros.S> 14 15/* Hardware handled coherency */ 16#if HW_ASSISTED_COHERENCY == 0 17#error "Cortex-X925 must be compiled with HW_ASSISTED_COHERENCY enabled" 18#endif 19 20/* 64-bit only core */ 21#if CTX_INCLUDE_AARCH32_REGS == 1 22#error "Cortex-X925 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23#endif 24 25cpu_reset_prologue cortex_x925 26 27workaround_reset_start cortex_x925, ERRATUM(2900952), ERRATA_DSU_2900952 28 errata_dsu_2900952_wa_apply 29workaround_reset_end cortex_x925, ERRATUM(2900952) 30 31check_erratum_custom_start cortex_x925, ERRATUM(2900952) 32 check_errata_dsu_2900952_applies 33 ret 34check_erratum_custom_end cortex_x925, ERRATUM(2900952) 35 36add_erratum_entry cortex_x925, ERRATUM(3701747), ERRATA_X925_3701747 37 38.global check_erratum_cortex_x925_3701747 39check_erratum_ls cortex_x925, ERRATUM(3701747), CPU_REV(0, 1) 40 41workaround_reset_start cortex_x925, ERRATUM(2921199), ERRATA_X925_2921199 42 sysreg_bit_set CORTEX_X925_CPUACTLR5_EL1, BIT(14) 43workaround_reset_end cortex_x925, ERRATUM(2921199) 44 45check_erratum_ls cortex_x925, ERRATUM(2921199), CPU_REV(0, 0) 46 47workaround_reset_start cortex_x925, ERRATUM(2922378), ERRATA_X925_2922378 48 sysreg_bitfield_insert CORTEX_X925_CPUACTLR4_EL1, CORTEX_X925_CPUACTLR4_EL1_BHB_BIT, \ 49 CORTEX_X925_CPUACTLR4_EL1_BHB_SHIFT, CORTEX_X925_CPUACTLR4_EL1_BHB_WIDTH 50workaround_reset_end cortex_x925, ERRATUM(2922378) 51 52check_erratum_ls cortex_x925, ERRATUM(2922378), CPU_REV(0, 0) 53 54workaround_reset_start cortex_x925, ERRATUM(2963999), ERRATA_X925_2963999 55 /* Add ISB before MRS reads of MPIDR_EL1/MIDR_EL1 */ 56 ldr x0, =0x0 57 msr S3_6_c15_c8_0, x0 /* msr CPUPSELR_EL3, X0 */ 58 ldr x0, =0xd5380000 59 msr S3_6_c15_c8_2, x0 /* msr CPUPOR_EL3, X0 */ 60 ldr x0, =0xFFFFFF40 61 msr S3_6_c15_c8_3,x0 /* msr CPUPMR_EL3, X0 */ 62 ldr x0, =0x000080010033f 63 msr S3_6_c15_c8_1, x0 /* msr CPUPCR_EL3, X0 */ 64 isb 65workaround_reset_end cortex_x925, ERRATUM(2963999) 66 67check_erratum_ls cortex_x925, ERRATUM(2963999), CPU_REV(0, 0) 68 69/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 70workaround_reset_start cortex_x925, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 71 sysreg_bit_set CORTEX_X925_CPUECTLR_EL1, BIT(46) 72workaround_reset_end cortex_x925, CVE(2024, 5660) 73 74check_erratum_ls cortex_x925, CVE(2024, 5660), CPU_REV(0, 1) 75 76 /* ---------------------------------------------------------------- 77 * CVE-2024-7881 is mitigated for Cortex-X925 using erratum 3692980 78 * workaround by disabling the affected prefetcher setting 79 * CPUACTLR6_EL1[41]. 80 * ---------------------------------------------------------------- 81 */ 82workaround_reset_start cortex_x925, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 83 sysreg_bit_set CORTEX_X925_CPUACTLR6_EL1, BIT(41) 84workaround_reset_end cortex_x925, CVE(2024, 7881) 85 86check_erratum_ls cortex_x925, CVE(2024, 7881), CPU_REV(0, 1) 87 88cpu_reset_func_start cortex_x925 89 /* Disable speculative loads */ 90 msr SSBS, xzr 91 enable_mpmm 92cpu_reset_func_end cortex_x925 93 94 /* ---------------------------------------------------- 95 * HW will do the cache maintenance while powering down 96 * ---------------------------------------------------- 97 */ 98func cortex_x925_core_pwr_dwn 99 /* --------------------------------------------------- 100 * Enable CPU power down bit in power control register 101 * --------------------------------------------------- 102 */ 103 sysreg_bit_set CORTEX_X925_CPUPWRCTLR_EL1, CORTEX_X925_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 104 isb 105 ret 106endfunc cortex_x925_core_pwr_dwn 107 108 /* --------------------------------------------- 109 * This function provides Cortex-X925 specific 110 * register information for crash reporting. 111 * It needs to return with x6 pointing to 112 * a list of register names in ascii and 113 * x8 - x15 having values of registers to be 114 * reported. 115 * --------------------------------------------- 116 */ 117.section .rodata.cortex_x925_regs, "aS" 118cortex_x925_regs: /* The ascii list of register names to be reported */ 119 .asciz "cpuectlr_el1", "" 120 121func cortex_x925_cpu_reg_dump 122 adr x6, cortex_x925_regs 123 mrs x8, CORTEX_X925_CPUECTLR_EL1 124 ret 125endfunc cortex_x925_cpu_reg_dump 126 127declare_cpu_ops cortex_x925, CORTEX_X925_MIDR, \ 128 cortex_x925_reset_func, \ 129 cortex_x925_core_pwr_dwn 130