xref: /rk3399_ARM-atf/lib/cpus/aarch64/cortex_x4.S (revision d8fdff38b544b79c4f0b757e3b3c82ce9c8a2f9e)
1/*
2 * Copyright (c) 2022-2025, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_x4.h>
11#include <cpu_macros.S>
12#include <dsu_macros.S>
13#include <plat_macros.S>
14#include "wa_cve_2022_23960_bhb_vector.S"
15
16/* Hardware handled coherency */
17#if HW_ASSISTED_COHERENCY == 0
18#error "Cortex X4 must be compiled with HW_ASSISTED_COHERENCY enabled"
19#endif
20
21/* 64-bit only core */
22#if CTX_INCLUDE_AARCH32_REGS == 1
23#error "Cortex X4 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
24#endif
25
26cpu_reset_prologue cortex_x4
27
28.global check_erratum_cortex_x4_2726228
29.global check_erratum_cortex_x4_3701758
30
31#if WORKAROUND_CVE_2022_23960
32        wa_cve_2022_23960_bhb_vector_table CORTEX_X4_BHB_LOOP_COUNT, cortex_x4
33#endif /* WORKAROUND_CVE_2022_23960 */
34
35add_erratum_entry cortex_x4, ERRATUM(2726228), ERRATA_X4_2726228
36
37check_erratum_ls cortex_x4, ERRATUM(2726228), CPU_REV(0, 1)
38
39workaround_runtime_start cortex_x4, ERRATUM(2740089), ERRATA_X4_2740089
40	/* dsb before isb of power down sequence */
41	dsb	sy
42workaround_runtime_end cortex_x4, ERRATUM(2740089)
43
44check_erratum_ls cortex_x4, ERRATUM(2740089), CPU_REV(0, 1)
45
46workaround_reset_start cortex_x4, ERRATUM(2763018), ERRATA_X4_2763018
47	sysreg_bit_set	CORTEX_X4_CPUACTLR3_EL1, BIT(47)
48workaround_reset_end cortex_x4, ERRATUM(2763018)
49
50check_erratum_ls cortex_x4, ERRATUM(2763018), CPU_REV(0, 1)
51
52workaround_reset_start cortex_x4, ERRATUM(2816013), ERRATA_X4_2816013
53	mrs x1, id_aa64pfr1_el1
54	ubfx x2, x1, ID_AA64PFR1_EL1_MTE_SHIFT, #4
55	cbz x2, #1f
56	sysreg_bit_set CORTEX_X4_CPUACTLR5_EL1, BIT(14)
571:
58workaround_reset_end cortex_x4, ERRATUM(2816013)
59
60check_erratum_ls cortex_x4, ERRATUM(2816013), CPU_REV(0, 1)
61
62workaround_reset_start cortex_x4, ERRATUM(2897503), ERRATA_X4_2897503
63	sysreg_bit_set	CORTEX_X4_CPUACTLR4_EL1, BIT(8)
64workaround_reset_end cortex_x4, ERRATUM(2897503)
65
66check_erratum_ls cortex_x4, ERRATUM(2897503), CPU_REV(0, 1)
67
68workaround_reset_start cortex_x4, ERRATUM(2900952), ERRATA_DSU_2900952
69	errata_dsu_2900952_wa_apply
70workaround_reset_end cortex_x4, ERRATUM(2900952)
71
72check_erratum_custom_start cortex_x4, ERRATUM(2900952)
73	check_errata_dsu_2900952_applies
74	ret
75check_erratum_custom_end cortex_x4, ERRATUM(2900952)
76
77workaround_reset_start cortex_x4, ERRATUM(2923985), ERRATA_X4_2923985
78	sysreg_bit_set CORTEX_X4_CPUACTLR4_EL1, (BIT(11) | BIT(10))
79workaround_reset_end cortex_x4, ERRATUM(2923985)
80
81check_erratum_ls cortex_x4, ERRATUM(2923985), CPU_REV(0, 1)
82
83workaround_reset_start cortex_x4, ERRATUM(2957258), ERRATA_X4_2957258
84	/* Add ISB before MRS reads of MPIDR_EL1/MIDR_EL1 */
85	ldr x0, =0x1
86	msr S3_6_c15_c8_0, x0 	/* msr CPUPSELR_EL3, X0 */
87	ldr x0, =0xd5380000
88	msr S3_6_c15_c8_2, x0 	/* msr CPUPOR_EL3, X0 */
89	ldr x0, =0xFFFFFF40
90	msr S3_6_c15_c8_3,x0 	/* msr CPUPMR_EL3, X0 */
91	ldr x0, =0x000080010033f
92	msr S3_6_c15_c8_1, x0	/* msr CPUPCR_EL3, X0 */
93	isb
94workaround_reset_end cortex_x4, ERRATUM(2957258)
95
96check_erratum_ls cortex_x4, ERRATUM(2957258), CPU_REV(0, 1)
97
98workaround_reset_start cortex_x4, ERRATUM(3076789), ERRATA_X4_3076789
99	sysreg_bit_set CORTEX_X4_CPUACTLR3_EL1, BIT(14)
100	sysreg_bit_set CORTEX_X4_CPUACTLR3_EL1, BIT(13)
101	sysreg_bit_set CORTEX_X4_CPUACTLR_EL1, BIT(52)
102workaround_reset_end cortex_x4, ERRATUM(3076789)
103
104check_erratum_ls cortex_x4, ERRATUM(3076789), CPU_REV(0, 1)
105
106add_erratum_entry cortex_x4, ERRATUM(3701758), ERRATA_X4_3701758
107
108check_erratum_ls cortex_x4, ERRATUM(3701758), CPU_REV(0, 3)
109
110workaround_reset_start cortex_x4, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
111#if IMAGE_BL31
112	/*
113	 * The Cortex X4 generic vectors are overridden to apply errata
114	 * mitigation on exception entry from lower ELs.
115	 */
116	override_vector_table wa_cve_vbar_cortex_x4
117#endif /* IMAGE_BL31 */
118workaround_reset_end cortex_x4, CVE(2022, 23960)
119
120check_erratum_chosen cortex_x4, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
121
122/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
123workaround_reset_start cortex_x4, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
124	sysreg_bit_set CORTEX_X4_CPUECTLR_EL1, BIT(46)
125workaround_reset_end cortex_x4, CVE(2024, 5660)
126
127check_erratum_ls cortex_x4, CVE(2024, 5660), CPU_REV(0, 2)
128
129workaround_reset_start cortex_x4, CVE(2024, 7881), WORKAROUND_CVE_2024_7881
130	/* ---------------------------------
131	 * Sets BIT41 of CPUACTLR6_EL1 which
132	 * disables L1 Data cache prefetcher
133	 * ---------------------------------
134	 */
135	sysreg_bit_set CORTEX_X4_CPUACTLR6_EL1, BIT(41)
136workaround_reset_end cortex_x4, CVE(2024, 7881)
137
138check_erratum_chosen cortex_x4, CVE(2024, 7881), WORKAROUND_CVE_2024_7881
139
140cpu_reset_func_start cortex_x4
141	/* Disable speculative loads */
142	msr	SSBS, xzr
143	enable_mpmm
144cpu_reset_func_end cortex_x4
145
146	/* ----------------------------------------------------
147	 * HW will do the cache maintenance while powering down
148	 * ----------------------------------------------------
149	 */
150func cortex_x4_core_pwr_dwn
151	/* ---------------------------------------------------
152	 * Enable CPU power down bit in power control register
153	 * ---------------------------------------------------
154	 */
155	sysreg_bit_set CORTEX_X4_CPUPWRCTLR_EL1, CORTEX_X4_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
156
157	apply_erratum cortex_x4, ERRATUM(2740089), ERRATA_X4_2740089, NO_GET_CPU_REV
158
159	isb
160	ret
161endfunc cortex_x4_core_pwr_dwn
162
163	/* ---------------------------------------------
164	 * This function provides Cortex X4-specific
165	 * register information for crash reporting.
166	 * It needs to return with x6 pointing to
167	 * a list of register names in ascii and
168	 * x8 - x15 having values of registers to be
169	 * reported.
170	 * ---------------------------------------------
171	 */
172.section .rodata.cortex_x4_regs, "aS"
173cortex_x4_regs:  /* The ascii list of register names to be reported */
174	.asciz	"cpuectlr_el1", ""
175
176func cortex_x4_cpu_reg_dump
177	adr	x6, cortex_x4_regs
178	mrs	x8, CORTEX_X4_CPUECTLR_EL1
179	ret
180endfunc cortex_x4_cpu_reg_dump
181
182declare_cpu_ops cortex_x4, CORTEX_X4_MIDR, \
183	cortex_x4_reset_func, \
184	cortex_x4_core_pwr_dwn
185