1/* 2 * Copyright (c) 2022-2025, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7#include <arch.h> 8#include <asm_macros.S> 9#include <common/bl_common.h> 10#include <cortex_x4.h> 11#include <cpu_macros.S> 12#include <plat_macros.S> 13#include "wa_cve_2022_23960_bhb_vector.S" 14 15/* Hardware handled coherency */ 16#if HW_ASSISTED_COHERENCY == 0 17#error "Cortex X4 must be compiled with HW_ASSISTED_COHERENCY enabled" 18#endif 19 20/* 64-bit only core */ 21#if CTX_INCLUDE_AARCH32_REGS == 1 22#error "Cortex X4 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23#endif 24 25.global check_erratum_cortex_x4_2726228 26.global check_erratum_cortex_x4_3701758 27 28#if WORKAROUND_CVE_2022_23960 29 wa_cve_2022_23960_bhb_vector_table CORTEX_X4_BHB_LOOP_COUNT, cortex_x4 30#endif /* WORKAROUND_CVE_2022_23960 */ 31 32workaround_runtime_start cortex_x4, ERRATUM(2726228), ERRATA_X4_2726228, CORTEX_X4_MIDR 33workaround_runtime_end cortex_x4, ERRATUM(2726228) 34 35check_erratum_custom_start cortex_x4, ERRATUM(2726228) 36 37 /* This erratum needs to be enabled for r0p0 and r0p1. 38 * Check if revision is less than or equal to r0p1. 39 */ 40 41#if ERRATA_X4_2726228 42 mov x1, #1 43 b cpu_rev_var_ls 44#else 45 mov x0, #ERRATA_MISSING 46#endif 47 ret 48check_erratum_custom_end cortex_x4, ERRATUM(2726228) 49 50/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */ 51workaround_reset_start cortex_x4, CVE(2024, 5660), WORKAROUND_CVE_2024_5660 52 sysreg_bit_set CORTEX_X4_CPUECTLR_EL1, BIT(46) 53workaround_reset_end cortex_x4, CVE(2024, 5660) 54 55check_erratum_ls cortex_x4, CVE(2024, 5660), CPU_REV(0, 2) 56 57workaround_runtime_start cortex_x4, ERRATUM(2740089), ERRATA_X4_2740089 58 /* dsb before isb of power down sequence */ 59 dsb sy 60workaround_runtime_end cortex_x4, ERRATUM(2740089) 61 62check_erratum_ls cortex_x4, ERRATUM(2740089), CPU_REV(0, 1) 63 64workaround_reset_start cortex_x4, ERRATUM(2763018), ERRATA_X4_2763018 65 sysreg_bit_set CORTEX_X4_CPUACTLR3_EL1, BIT(47) 66workaround_reset_end cortex_x4, ERRATUM(2763018) 67 68check_erratum_ls cortex_x4, ERRATUM(2763018), CPU_REV(0, 1) 69 70workaround_reset_start cortex_x4, ERRATUM(2816013), ERRATA_X4_2816013 71 mrs x1, id_aa64pfr1_el1 72 ubfx x2, x1, ID_AA64PFR1_EL1_MTE_SHIFT, #4 73 cbz x2, #1f 74 sysreg_bit_set CORTEX_X4_CPUACTLR5_EL1, BIT(14) 751: 76workaround_reset_end cortex_x4, ERRATUM(2816013) 77 78check_erratum_ls cortex_x4, ERRATUM(2816013), CPU_REV(0, 1) 79 80workaround_reset_start cortex_x4, ERRATUM(2897503), ERRATA_X4_2897503 81 sysreg_bit_set CORTEX_X4_CPUACTLR4_EL1, BIT(8) 82workaround_reset_end cortex_x4, ERRATUM(2897503) 83 84check_erratum_ls cortex_x4, ERRATUM(2897503), CPU_REV(0, 1) 85 86workaround_reset_start cortex_x4, ERRATUM(2923985), ERRATA_X4_2923985 87 sysreg_bit_set CORTEX_X4_CPUACTLR4_EL1, (BIT(11) | BIT(10)) 88workaround_reset_end cortex_x4, ERRATUM(2923985) 89 90check_erratum_ls cortex_x4, ERRATUM(2923985), CPU_REV(0, 1) 91 92workaround_reset_start cortex_x4, ERRATUM(2957258), ERRATA_X4_2957258 93 /* Add ISB before MRS reads of MPIDR_EL1/MIDR_EL1 */ 94 ldr x0, =0x1 95 msr S3_6_c15_c8_0, x0 /* msr CPUPSELR_EL3, X0 */ 96 ldr x0, =0xd5380000 97 msr S3_6_c15_c8_2, x0 /* msr CPUPOR_EL3, X0 */ 98 ldr x0, =0xFFFFFF40 99 msr S3_6_c15_c8_3,x0 /* msr CPUPMR_EL3, X0 */ 100 ldr x0, =0x000080010033f 101 msr S3_6_c15_c8_1, x0 /* msr CPUPCR_EL3, X0 */ 102 isb 103workaround_reset_end cortex_x4, ERRATUM(2957258) 104 105check_erratum_ls cortex_x4, ERRATUM(2957258), CPU_REV(0, 1) 106 107workaround_reset_start cortex_x4, ERRATUM(3076789), ERRATA_X4_3076789 108 sysreg_bit_set CORTEX_X4_CPUACTLR3_EL1, BIT(14) 109 sysreg_bit_set CORTEX_X4_CPUACTLR3_EL1, BIT(13) 110 sysreg_bit_set CORTEX_X4_CPUACTLR_EL1, BIT(52) 111workaround_reset_end cortex_x4, ERRATUM(3076789) 112 113check_erratum_ls cortex_x4, ERRATUM(3076789), CPU_REV(0, 1) 114 115workaround_reset_start cortex_x4, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 116#if IMAGE_BL31 117 /* 118 * The Cortex X4 generic vectors are overridden to apply errata 119 * mitigation on exception entry from lower ELs. 120 */ 121 override_vector_table wa_cve_vbar_cortex_x4 122#endif /* IMAGE_BL31 */ 123workaround_reset_end cortex_x4, CVE(2022, 23960) 124 125check_erratum_chosen cortex_x4, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 126 127workaround_reset_start cortex_x4, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 128 /* --------------------------------- 129 * Sets BIT41 of CPUACTLR6_EL1 which 130 * disables L1 Data cache prefetcher 131 * --------------------------------- 132 */ 133 sysreg_bit_set CORTEX_X4_CPUACTLR6_EL1, BIT(41) 134workaround_reset_end cortex_x4, CVE(2024, 7881) 135 136check_erratum_chosen cortex_x4, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 137 138add_erratum_entry cortex_x4, ERRATUM(3701758), ERRATA_X4_3701758, NO_APPLY_AT_RESET 139 140check_erratum_ls cortex_x4, ERRATUM(3701758), CPU_REV(0, 3) 141 142cpu_reset_func_start cortex_x4 143 /* Disable speculative loads */ 144 msr SSBS, xzr 145cpu_reset_func_end cortex_x4 146 147 /* ---------------------------------------------------- 148 * HW will do the cache maintenance while powering down 149 * ---------------------------------------------------- 150 */ 151func cortex_x4_core_pwr_dwn 152 /* --------------------------------------------------- 153 * Enable CPU power down bit in power control register 154 * --------------------------------------------------- 155 */ 156 sysreg_bit_set CORTEX_X4_CPUPWRCTLR_EL1, CORTEX_X4_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 157 158 apply_erratum cortex_x4, ERRATUM(2740089), ERRATA_X4_2740089, NO_GET_CPU_REV 159 160 isb 161 ret 162endfunc cortex_x4_core_pwr_dwn 163 164 /* --------------------------------------------- 165 * This function provides Cortex X4-specific 166 * register information for crash reporting. 167 * It needs to return with x6 pointing to 168 * a list of register names in ascii and 169 * x8 - x15 having values of registers to be 170 * reported. 171 * --------------------------------------------- 172 */ 173.section .rodata.cortex_x4_regs, "aS" 174cortex_x4_regs: /* The ascii list of register names to be reported */ 175 .asciz "cpuectlr_el1", "" 176 177func cortex_x4_cpu_reg_dump 178 adr x6, cortex_x4_regs 179 mrs x8, CORTEX_X4_CPUECTLR_EL1 180 ret 181endfunc cortex_x4_cpu_reg_dump 182 183declare_cpu_ops_wa_4 cortex_x4, CORTEX_X4_MIDR, \ 184 cortex_x4_reset_func, \ 185 CPU_NO_EXTRA1_FUNC, \ 186 CPU_NO_EXTRA2_FUNC, \ 187 CPU_NO_EXTRA3_FUNC, \ 188 check_erratum_cortex_x4_7881, \ 189 cortex_x4_core_pwr_dwn 190