xref: /rk3399_ARM-atf/lib/cpus/aarch64/cortex_x4.S (revision 47e62314b6baee0e5647c903b0feeba47f804df0)
1/*
2 * Copyright (c) 2022-2024, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_x4.h>
11#include <cpu_macros.S>
12#include <plat_macros.S>
13#include "wa_cve_2022_23960_bhb_vector.S"
14
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
17#error "Cortex X4 must be compiled with HW_ASSISTED_COHERENCY enabled"
18#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
22#error "Cortex X4 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23#endif
24
25.global check_erratum_cortex_x4_2726228
26
27#if WORKAROUND_CVE_2022_23960
28        wa_cve_2022_23960_bhb_vector_table CORTEX_X4_BHB_LOOP_COUNT, cortex_x4
29#endif /* WORKAROUND_CVE_2022_23960 */
30
31workaround_runtime_start cortex_x4, ERRATUM(2726228), ERRATA_X4_2726228, CORTEX_X4_MIDR
32workaround_runtime_end cortex_x4, ERRATUM(2726228)
33
34check_erratum_custom_start cortex_x4, ERRATUM(2726228)
35
36	/* This erratum needs to be enabled for r0p0 and r0p1.
37	 * Check if revision is less than or equal to r0p1.
38	 */
39
40#if ERRATA_X4_2726228
41	mov	x1, #1
42	b	cpu_rev_var_ls
43#else
44	mov	x0, #ERRATA_MISSING
45#endif
46	ret
47check_erratum_custom_end cortex_x4, ERRATUM(2726228)
48
49workaround_runtime_start cortex_x4, ERRATUM(2740089), ERRATA_X4_2740089
50	/* dsb before isb of power down sequence */
51	dsb	sy
52workaround_runtime_end cortex_x4, ERRATUM(2740089)
53
54check_erratum_ls cortex_x4, ERRATUM(2740089), CPU_REV(0, 1)
55
56workaround_reset_start cortex_x4, ERRATUM(2763018), ERRATA_X4_2763018
57	sysreg_bit_set	CORTEX_X4_CPUACTLR3_EL1, BIT(47)
58workaround_reset_end cortex_x4, ERRATUM(2763018)
59
60check_erratum_ls cortex_x4, ERRATUM(2763018), CPU_REV(0, 1)
61
62workaround_reset_start cortex_x4, ERRATUM(2816013), ERRATA_X4_2816013
63	mrs x1, id_aa64pfr1_el1
64	ubfx x2, x1, ID_AA64PFR1_EL1_MTE_SHIFT, #4
65	cbz x2, #1f
66	sysreg_bit_set CORTEX_X4_CPUACTLR5_EL1, BIT(14)
671:
68workaround_reset_end cortex_x4, ERRATUM(2816013)
69
70check_erratum_ls cortex_x4, ERRATUM(2816013), CPU_REV(0, 1)
71
72workaround_reset_start cortex_x4, ERRATUM(2897503), ERRATA_X4_2897503
73	sysreg_bit_set	CORTEX_X4_CPUACTLR4_EL1, BIT(8)
74workaround_reset_end cortex_x4, ERRATUM(2897503)
75
76check_erratum_ls cortex_x4, ERRATUM(2897503), CPU_REV(0, 1)
77
78workaround_reset_start cortex_x4, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
79#if IMAGE_BL31
80	/*
81	 * The Cortex X4 generic vectors are overridden to apply errata
82	 * mitigation on exception entry from lower ELs.
83	 */
84	override_vector_table wa_cve_vbar_cortex_x4
85#endif /* IMAGE_BL31 */
86workaround_reset_end cortex_x4, CVE(2022, 23960)
87
88check_erratum_chosen cortex_x4, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
89
90cpu_reset_func_start cortex_x4
91	/* Disable speculative loads */
92	msr	SSBS, xzr
93cpu_reset_func_end cortex_x4
94
95	/* ----------------------------------------------------
96	 * HW will do the cache maintenance while powering down
97	 * ----------------------------------------------------
98	 */
99func cortex_x4_core_pwr_dwn
100	/* ---------------------------------------------------
101	 * Enable CPU power down bit in power control register
102	 * ---------------------------------------------------
103	 */
104	sysreg_bit_set CORTEX_X4_CPUPWRCTLR_EL1, CORTEX_X4_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
105
106	apply_erratum cortex_x4, ERRATUM(2740089), ERRATA_X4_2740089
107
108	isb
109	ret
110endfunc cortex_x4_core_pwr_dwn
111
112	/* ---------------------------------------------
113	 * This function provides Cortex X4-specific
114	 * register information for crash reporting.
115	 * It needs to return with x6 pointing to
116	 * a list of register names in ascii and
117	 * x8 - x15 having values of registers to be
118	 * reported.
119	 * ---------------------------------------------
120	 */
121.section .rodata.cortex_x4_regs, "aS"
122cortex_x4_regs:  /* The ascii list of register names to be reported */
123	.asciz	"cpuectlr_el1", ""
124
125func cortex_x4_cpu_reg_dump
126	adr	x6, cortex_x4_regs
127	mrs	x8, CORTEX_X4_CPUECTLR_EL1
128	ret
129endfunc cortex_x4_cpu_reg_dump
130
131declare_cpu_ops cortex_x4, CORTEX_X4_MIDR, \
132	cortex_x4_reset_func, \
133	cortex_x4_core_pwr_dwn
134