xref: /rk3399_ARM-atf/lib/cpus/aarch64/cortex_a725.S (revision 74d7575370e72401413469c509fd1902e0fa4891)
1/*
2 * Copyright (c) 2023-2025, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_a725.h>
11#include <cpu_macros.S>
12#include <dsu_macros.S>
13#include <plat_macros.S>
14
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
17#error "Cortex-A725 must be compiled with HW_ASSISTED_COHERENCY enabled"
18#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
22#error "Cortex-A725 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23#endif
24
25cpu_reset_prologue cortex_a725
26
27.global check_erratum_cortex_a725_3699564
28
29#if ENABLE_SPE_FOR_NS
30workaround_reset_start cortex_a725, ERRATUM(2874943), ERRATA_A725_2874943
31	sysreg_bit_set CORTEX_A725_CPUACTLR_EL1, BIT(57)
32	sysreg_bit_set CORTEX_A725_CPUACTLR_EL1, BIT(58)
33workaround_reset_end cortex_a725, ERRATUM(2874943)
34
35check_erratum_ls cortex_a725, ERRATUM(2874943), CPU_REV(0, 0)
36#endif
37
38workaround_reset_start cortex_a725, ERRATUM(2900952), ERRATA_DSU_2900952
39	errata_dsu_2900952_wa_apply
40workaround_reset_end cortex_a725, ERRATUM(2900952)
41
42check_erratum_custom_start cortex_a725, ERRATUM(2900952)
43	check_errata_dsu_2900952_applies
44	ret
45check_erratum_custom_end cortex_a725, ERRATUM(2900952)
46
47add_erratum_entry cortex_a725, ERRATUM(3699564), ERRATA_A725_3699564
48
49check_erratum_ls cortex_a725, ERRATUM(3699564), CPU_REV(0, 1)
50
51cpu_reset_func_start cortex_a725
52	/* Disable speculative loads */
53	msr	SSBS, xzr
54	enable_mpmm
55cpu_reset_func_end cortex_a725
56
57	/* ----------------------------------------------------
58	 * HW will do the cache maintenance while powering down
59	 * ----------------------------------------------------
60	 */
61func cortex_a725_core_pwr_dwn
62	/* ---------------------------------------------------
63	 * Enable CPU power down bit in power control register
64	 * ---------------------------------------------------
65	 */
66	sysreg_bit_set CORTEX_A725_CPUPWRCTLR_EL1, CORTEX_A725_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
67	isb
68	ret
69endfunc cortex_a725_core_pwr_dwn
70
71	/* ---------------------------------------------
72	 * This function provides Cortex-A725 specific
73	 * register information for crash reporting.
74	 * It needs to return with x6 pointing to
75	 * a list of register names in ascii and
76	 * x8 - x15 having values of registers to be
77	 * reported.
78	 * ---------------------------------------------
79	 */
80.section .rodata.cortex_a725_regs, "aS"
81cortex_a725_regs:  /* The ascii list of register names to be reported */
82	.asciz	"cpuectlr_el1", ""
83
84func cortex_a725_cpu_reg_dump
85	adr	x6, cortex_a725_regs
86	mrs	x8, CORTEX_A725_CPUECTLR_EL1
87	ret
88endfunc cortex_a725_cpu_reg_dump
89
90declare_cpu_ops cortex_a725, CORTEX_A725_MIDR, \
91	cortex_a725_reset_func, \
92	cortex_a725_core_pwr_dwn
93