1/* 2 * Copyright (c) 2021-2025, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7#include <arch.h> 8#include <asm_macros.S> 9#include <common/bl_common.h> 10#include <cortex_a715.h> 11#include <cpu_macros.S> 12#include <plat_macros.S> 13#include "wa_cve_2022_23960_bhb_vector.S" 14 15/* Hardware handled coherency */ 16#if HW_ASSISTED_COHERENCY == 0 17#error "Cortex-A715 must be compiled with HW_ASSISTED_COHERENCY enabled" 18#endif 19 20/* 64-bit only core */ 21#if CTX_INCLUDE_AARCH32_REGS == 1 22#error "Cortex-A715 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23#endif 24 25.global check_erratum_cortex_a715_3699560 26 27#if WORKAROUND_CVE_2022_23960 28 wa_cve_2022_23960_bhb_vector_table CORTEX_A715_BHB_LOOP_COUNT, cortex_a715 29#endif /* WORKAROUND_CVE_2022_23960 */ 30 31cpu_reset_prologue cortex_a715 32 33workaround_reset_start cortex_a715, ERRATUM(2331818), ERRATA_A715_2331818 34 sysreg_bit_set CORTEX_A715_CPUACTLR2_EL1, BIT(20) 35workaround_reset_end cortex_a715, ERRATUM(2331818) 36 37check_erratum_ls cortex_a715, ERRATUM(2331818), CPU_REV(1, 0) 38 39workaround_reset_start cortex_a715, ERRATUM(2344187), ERRATA_A715_2344187 40 /* GCR_EL1 is only present with FEAT_MTE2. */ 41 mrs x1, ID_AA64PFR1_EL1 42 ubfx x0, x1, ID_AA64PFR1_EL1_MTE_SHIFT, #4 43 cmp x0, #MTE_IMPLEMENTED_ELX 44 bne #1f 45 sysreg_bit_set GCR_EL1, GCR_EL1_RRND_BIT 46 471: 48 /* Mitigation upon ERETAA and ERETAB. */ 49 mov x0, #2 50 msr CORTEX_A715_CPUPSELR_EL3, x0 51 isb 52 ldr x0, =0xd69f0bff 53 msr CORTEX_A715_CPUPOR_EL3, x0 54 ldr x0, =0xfffffbff 55 msr CORTEX_A715_CPUPMR_EL3, x0 56 mov x1, #0 57 orr x1, x1, #(1<<0) 58 orr x1, x1, #(3<<4) 59 orr x1, x1, #(0xf<<6) 60 orr x1, x1, #(1<<13) 61 orr x1, x1, #(1<<53) 62 msr CORTEX_A715_CPUPCR_EL3, x1 63workaround_reset_end cortex_a715, ERRATUM(2344187) 64 65check_erratum_ls cortex_a715, ERRATUM(2344187), CPU_REV(1, 0) 66 67workaround_reset_start cortex_a715, ERRATUM(2409570), ERRATA_A715_2409570 68sysreg_bit_set CORTEX_A715_CPUACTLR2_EL1, BIT(32) 69workaround_reset_end cortex_a715, ERRATUM(2409570) 70 71check_erratum_range cortex_a715, ERRATUM(2409570), CPU_REV(1, 0), CPU_REV(1, 0) 72 73workaround_reset_start cortex_a715, ERRATUM(2413290), ERRATA_A715_2413290 74/* Erratum 2413290 workaround is required only if SPE is enabled */ 75#if ENABLE_SPE_FOR_NS != 0 76 /* Check if Static profiling extension is implemented or present. */ 77 mrs x1, id_aa64dfr0_el1 78 ubfx x0, x1, ID_AA64DFR0_PMS_SHIFT, #4 79 cbz x0, 1f 80 /* Apply the workaround by setting CPUACTLR_EL1[58:57] = 0b11. */ 81 sysreg_bit_set CORTEX_A715_CPUACTLR_EL1, BIT(57) 82 sysreg_bit_set CORTEX_A715_CPUACTLR_EL1, BIT(58) 831: 84#endif 85workaround_reset_end cortex_a715, ERRATUM(2413290) 86 87check_erratum_range cortex_a715, ERRATUM(2413290), CPU_REV(1,0), CPU_REV(1, 0) 88 89workaround_reset_start cortex_a715, ERRATUM(2420947), ERRATA_A715_2420947 90 sysreg_bit_set CORTEX_A715_CPUACTLR2_EL1, BIT(33) 91workaround_reset_end cortex_a715, ERRATUM(2420947) 92 93check_erratum_range cortex_a715, ERRATUM(2420947), CPU_REV(1, 0), CPU_REV(1, 0) 94 95workaround_reset_start cortex_a715, ERRATUM(2429384), ERRATA_A715_2429384 96 sysreg_bit_set CORTEX_A715_CPUACTLR2_EL1, BIT(27) 97workaround_reset_end cortex_a715, ERRATUM(2429384) 98 99check_erratum_range cortex_a715, ERRATUM(2429384), CPU_REV(1, 0), CPU_REV(1, 0) 100 101workaround_reset_start cortex_a715, ERRATUM(2561034), ERRATA_A715_2561034 102 sysreg_bit_set CORTEX_A715_CPUACTLR2_EL1, BIT(26) 103workaround_reset_end cortex_a715, ERRATUM(2561034) 104 105check_erratum_range cortex_a715, ERRATUM(2561034), CPU_REV(1, 0), CPU_REV(1, 0) 106 107workaround_reset_start cortex_a715, ERRATUM(2728106), ERRATA_A715_2728106 108 mov x0, #3 109 msr CORTEX_A715_CPUPSELR_EL3, x0 110 isb 111 ldr x0, =0xd503339f 112 msr CORTEX_A715_CPUPOR_EL3, x0 113 ldr x0, =0xfffff3ff 114 msr CORTEX_A715_CPUPMR_EL3, x0 115 mov x0, #1 116 orr x0, x0, #(3<<4) 117 orr x0, x0, #(0xf<<6) 118 orr x0, x0, #(1<<13) 119 orr x0, x0, #(1<<20) 120 orr x0, x0, #(1<<22) 121 orr x0, x0, #(1<<31) 122 orr x0, x0, #(1<<50) 123 msr CORTEX_A715_CPUPCR_EL3, x0 124workaround_reset_end cortex_a715, ERRATUM(2728106) 125 126check_erratum_ls cortex_a715, ERRATUM(2728106), CPU_REV(1, 1) 127 128workaround_reset_start cortex_a715, ERRATUM(2804830), ERRATA_A715_2804830 129 /* Workaround changes based on CORE_CACHE_PROTECTIONS field (bit 1) */ 130 mrs x0, CORTEX_A715_CPUCFR_EL1 131 tbz x0, #1, wa_2804830_core_cache_prot_false 132 133 /* CORE_CACHE_PROTECTIONS==true */ 134 sysreg_bit_set CORTEX_A715_CPUACTLR3_EL1, BIT(2) 135 sysreg_bit_set CORTEX_A715_CPUECTLR_EL1, BIT(23) 136 b wa_2804830_done 137 138 /* CORE_CACHE_PROTECTIONS==false */ 139wa_2804830_core_cache_prot_false: 140 sysreg_bit_set CORTEX_A715_CPUECTLR2_EL1, BIT(7) 141 142wa_2804830_done: 143workaround_reset_end cortex_a715, ERRATUM(2804830) 144 145check_erratum_ls cortex_a715, ERRATUM(2804830), CPU_REV(1, 2) 146 147add_erratum_entry cortex_a715, ERRATUM(3699560), ERRATA_A715_3699560 148 149check_erratum_ls cortex_a715, ERRATUM(3699560), CPU_REV(1, 3) 150 151workaround_reset_start cortex_a715, CVE(2022, 23960), WORKAROUND_CVE_2022_23960 152#if IMAGE_BL31 153 /* 154 * The Cortex-A715 generic vectors are overridden to apply errata 155 * mitigation on exception entry from lower ELs. 156 */ 157 override_vector_table wa_cve_vbar_cortex_a715 158#endif /* IMAGE_BL31 */ 159workaround_reset_end cortex_a715, CVE(2022, 23960) 160 161check_erratum_ls cortex_a715, CVE(2022, 23960), CPU_REV(1, 0) 162 163cpu_reset_func_start cortex_a715 164 /* Disable speculative loads */ 165 msr SSBS, xzr 166 enable_mpmm 167cpu_reset_func_end cortex_a715 168 169 /* ---------------------------------------------------- 170 * HW will do the cache maintenance while powering down 171 * ---------------------------------------------------- 172 */ 173func cortex_a715_core_pwr_dwn 174 /* --------------------------------------------------- 175 * Enable CPU power down bit in power control register 176 * --------------------------------------------------- 177 */ 178 mrs x0, CORTEX_A715_CPUPWRCTLR_EL1 179 orr x0, x0, #CORTEX_A715_CPUPWRCTLR_EL1_CORE_PWRDN_BIT 180 msr CORTEX_A715_CPUPWRCTLR_EL1, x0 181 isb 182 ret 183endfunc cortex_a715_core_pwr_dwn 184 185 /* --------------------------------------------- 186 * This function provides Cortex-A715 specific 187 * register information for crash reporting. 188 * It needs to return with x6 pointing to 189 * a list of register names in ascii and 190 * x8 - x15 having values of registers to be 191 * reported. 192 * --------------------------------------------- 193 */ 194.section .rodata.cortex_a715_regs, "aS" 195cortex_a715_regs: /* The ascii list of register names to be reported */ 196 .asciz "cpuectlr_el1", "" 197 198func cortex_a715_cpu_reg_dump 199 adr x6, cortex_a715_regs 200 mrs x8, CORTEX_A715_CPUECTLR_EL1 201 ret 202endfunc cortex_a715_cpu_reg_dump 203 204declare_cpu_ops cortex_a715, CORTEX_A715_MIDR, \ 205 cortex_a715_reset_func, \ 206 cortex_a715_core_pwr_dwn 207