xref: /rk3399_ARM-atf/lib/cpus/aarch64/cortex_a710.S (revision b62673c645752a78f649282cfa293e8da09e3bef)
1/*
2 * Copyright (c) 2021-2025, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_a710.h>
11#include <cpu_macros.S>
12#include <dsu_macros.S>
13#include <plat_macros.S>
14#include "wa_cve_2022_23960_bhb_vector.S"
15
16/* Hardware handled coherency */
17#if HW_ASSISTED_COHERENCY == 0
18#error "Cortex A710 must be compiled with HW_ASSISTED_COHERENCY enabled"
19#endif
20
21/* 64-bit only core */
22#if CTX_INCLUDE_AARCH32_REGS == 1
23#error "Cortex A710 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
24#endif
25
26.global check_erratum_cortex_a710_3701772
27
28#if WORKAROUND_CVE_2022_23960
29	wa_cve_2022_23960_bhb_vector_table CORTEX_A710_BHB_LOOP_COUNT, cortex_a710
30#endif /* WORKAROUND_CVE_2022_23960 */
31
32/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
33workaround_reset_start cortex_a710, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
34	sysreg_bit_set CORTEX_A710_CPUECTLR_EL1, BIT(46)
35workaround_reset_end cortex_a710,  CVE(2024, 5660)
36
37check_erratum_ls cortex_a710, CVE(2024, 5660), CPU_REV(2, 1)
38
39workaround_reset_start cortex_a710, ERRATUM(1987031), ERRATA_A710_1987031
40	ldr x0,=0x6
41	msr S3_6_c15_c8_0,x0
42	ldr x0,=0xF3A08002
43	msr S3_6_c15_c8_2,x0
44	ldr x0,=0xFFF0F7FE
45	msr S3_6_c15_c8_3,x0
46	ldr x0,=0x40000001003ff
47	msr S3_6_c15_c8_1,x0
48	ldr x0,=0x7
49	msr S3_6_c15_c8_0,x0
50	ldr x0,=0xBF200000
51	msr S3_6_c15_c8_2,x0
52	ldr x0,=0xFFEF0000
53	msr S3_6_c15_c8_3,x0
54	ldr x0,=0x40000001003f3
55	msr S3_6_c15_c8_1,x0
56workaround_reset_end cortex_a710, ERRATUM(1987031)
57
58check_erratum_ls cortex_a710, ERRATUM(1987031), CPU_REV(2, 0)
59
60workaround_runtime_start cortex_a710, ERRATUM(2008768), ERRATA_A710_2008768
61	/* Stash ERRSELR_EL1 in x2 */
62	mrs	x2, ERRSELR_EL1
63
64	/* Select error record 0 and clear ED bit */
65	msr	ERRSELR_EL1, xzr
66	mrs	x1, ERXCTLR_EL1
67	bfi	x1, xzr, #ERXCTLR_ED_SHIFT, #1
68	msr	ERXCTLR_EL1, x1
69
70	/* Select error record 1 and clear ED bit */
71	mov	x0, #1
72	msr	ERRSELR_EL1, x0
73	mrs	x1, ERXCTLR_EL1
74	bfi	x1, xzr, #ERXCTLR_ED_SHIFT, #1
75	msr	ERXCTLR_EL1, x1
76
77	/* Restore ERRSELR_EL1 from x2 */
78	msr	ERRSELR_EL1, x2
79workaround_runtime_end cortex_a710, ERRATUM(2008768), NO_ISB
80
81check_erratum_ls cortex_a710, ERRATUM(2008768), CPU_REV(2, 0)
82
83workaround_reset_start cortex_a710, ERRATUM(2017096), ERRATA_A710_2017096
84	sysreg_bit_set	CORTEX_A710_CPUECTLR_EL1, CORTEX_A710_CPUECTLR_EL1_PFSTIDIS_BIT
85workaround_reset_end cortex_a710, ERRATUM(2017096)
86
87check_erratum_ls cortex_a710, ERRATUM(2017096), CPU_REV(2, 0)
88
89workaround_reset_start cortex_a710, ERRATUM(2055002), ERRATA_A710_2055002
90	sysreg_bit_set	CORTEX_A710_CPUACTLR_EL1, CORTEX_A710_CPUACTLR_EL1_BIT_46
91workaround_reset_end cortex_a710, ERRATUM(2055002)
92
93check_erratum_range cortex_a710, ERRATUM(2055002), CPU_REV(1, 0), CPU_REV(2, 0)
94
95workaround_reset_start cortex_a710, ERRATUM(2058056), ERRATA_A710_2058056
96	sysreg_bitfield_insert CORTEX_A710_CPUECTLR2_EL1, CORTEX_A710_CPUECTLR2_EL1_PF_MODE_CNSRV, \
97		CPUECTLR2_EL1_PF_MODE_LSB, CPUECTLR2_EL1_PF_MODE_WIDTH
98workaround_reset_end cortex_a710, ERRATUM(2058056)
99
100check_erratum_ls cortex_a710, ERRATUM(2058056), CPU_REV(2, 1)
101
102workaround_reset_start cortex_a710, ERRATUM(2081180), ERRATA_A710_2081180
103	ldr	x0,=0x3
104	msr	S3_6_c15_c8_0,x0
105	ldr	x0,=0xF3A08002
106	msr	S3_6_c15_c8_2,x0
107	ldr	x0,=0xFFF0F7FE
108	msr	S3_6_c15_c8_3,x0
109	ldr	x0,=0x10002001003FF
110	msr	S3_6_c15_c8_1,x0
111	ldr	x0,=0x4
112	msr	S3_6_c15_c8_0,x0
113	ldr	x0,=0xBF200000
114	msr	S3_6_c15_c8_2,x0
115	ldr	x0,=0xFFEF0000
116	msr	S3_6_c15_c8_3,x0
117	ldr	x0,=0x10002001003F3
118	msr	S3_6_c15_c8_1,x0
119workaround_reset_end cortex_a710, ERRATUM(2081180)
120
121check_erratum_ls cortex_a710, ERRATUM(2081180), CPU_REV(2, 0)
122
123workaround_reset_start cortex_a710, ERRATUM(2083908), ERRATA_A710_2083908
124	sysreg_bit_set	CORTEX_A710_CPUACTLR5_EL1, CORTEX_A710_CPUACTLR5_EL1_BIT_13
125workaround_reset_end cortex_a710, ERRATUM(2083908)
126
127check_erratum_range cortex_a710, ERRATUM(2083908), CPU_REV(2, 0), CPU_REV(2, 0)
128
129workaround_reset_start cortex_a710, ERRATUM(2136059), ERRATA_A710_2136059
130	sysreg_bit_set	CORTEX_A710_CPUACTLR5_EL1, CORTEX_A710_CPUACTLR5_EL1_BIT_44
131workaround_reset_end cortex_a710, ERRATUM(2136059)
132
133check_erratum_ls cortex_a710, ERRATUM(2136059), CPU_REV(2, 0)
134
135workaround_reset_start cortex_a710, ERRATUM(2147715), ERRATA_A710_2147715
136	sysreg_bit_set	CORTEX_A710_CPUACTLR_EL1, CORTEX_A710_CPUACTLR_EL1_BIT_22
137workaround_reset_end cortex_a710, ERRATUM(2147715)
138
139check_erratum_range cortex_a710, ERRATUM(2147715), CPU_REV(2, 0), CPU_REV(2, 0)
140
141workaround_reset_start cortex_a710, ERRATUM(2216384), ERRATA_A710_2216384
142	sysreg_bit_set	CORTEX_A710_CPUACTLR5_EL1, CORTEX_A710_CPUACTLR5_EL1_BIT_17
143
144	ldr	x0,=0x5
145	msr	CORTEX_A710_CPUPSELR_EL3, x0
146	ldr	x0,=0x10F600E000
147	msr	CORTEX_A710_CPUPOR_EL3, x0
148	ldr	x0,=0x10FF80E000
149	msr	CORTEX_A710_CPUPMR_EL3, x0
150	ldr	x0,=0x80000000003FF
151	msr	CORTEX_A710_CPUPCR_EL3, x0
152workaround_reset_end cortex_a710, ERRATUM(2216384)
153
154check_erratum_ls cortex_a710, ERRATUM(2216384), CPU_REV(2, 0)
155
156workaround_reset_start cortex_a710, ERRATUM(2267065), ERRATA_A710_2267065
157	sysreg_bit_set	CORTEX_A710_CPUACTLR_EL1, CORTEX_A710_CPUACTLR_EL1_BIT_22
158workaround_reset_end cortex_a710, ERRATUM(2267065)
159
160check_erratum_ls cortex_a710, ERRATUM(2267065), CPU_REV(2, 0)
161
162workaround_reset_start cortex_a710, ERRATUM(2282622), ERRATA_A710_2282622
163	sysreg_bit_set	CORTEX_A710_CPUACTLR2_EL1, BIT(0)
164workaround_reset_end cortex_a710, ERRATUM(2282622)
165
166check_erratum_ls cortex_a710, ERRATUM(2282622), CPU_REV(2, 1)
167
168.global erratum_cortex_a710_2291219_wa
169workaround_runtime_start cortex_a710, ERRATUM(2291219), ERRATA_A710_2291219
170	/* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying
171	 * the workaround. Second call clears it to undo it. */
172	sysreg_bit_toggle CORTEX_A710_CPUACTLR2_EL1, CORTEX_A710_CPUACTLR2_EL1_BIT_36
173workaround_runtime_end cortex_a710, ERRATUM(2291219), NO_ISB
174
175check_erratum_ls cortex_a710, ERRATUM(2291219), CPU_REV(2, 0)
176
177workaround_reset_start cortex_a710, ERRATUM(2313941), ERRATA_DSU_2313941
178	errata_dsu_2313941_wa_impl
179workaround_reset_end cortex_a710, ERRATUM(2313941)
180
181check_erratum_custom_start cortex_a710, ERRATUM(2313941)
182	check_errata_dsu_2313941_impl
183	ret
184check_erratum_custom_end cortex_a710, ERRATUM(2313941)
185
186workaround_reset_start cortex_a710, ERRATUM(2371105), ERRATA_A710_2371105
187	/* Set bit 40 in CPUACTLR2_EL1 */
188	sysreg_bit_set CORTEX_A710_CPUACTLR2_EL1, CORTEX_A710_CPUACTLR2_EL1_BIT_40
189workaround_reset_end cortex_a710, ERRATUM(2371105)
190
191check_erratum_ls cortex_a710, ERRATUM(2371105), CPU_REV(2, 0)
192
193workaround_reset_start cortex_a710, ERRATUM(2742423), ERRATA_A710_2742423
194	/* Set CPUACTLR5_EL1[56:55] to 2'b01 */
195	sysreg_bit_set CORTEX_A710_CPUACTLR5_EL1, BIT(55)
196	sysreg_bit_clear CORTEX_A710_CPUACTLR5_EL1, BIT(56)
197workaround_reset_end cortex_a710, ERRATUM(2742423)
198
199check_erratum_ls cortex_a710, ERRATUM(2742423), CPU_REV(2, 1)
200
201workaround_runtime_start cortex_a710, ERRATUM(2768515), ERRATA_A710_2768515
202	/* dsb before isb of power down sequence */
203	dsb	sy
204workaround_runtime_end cortex_a710, ERRATUM(2768515), NO_ISB
205
206check_erratum_ls cortex_a710, ERRATUM(2768515), CPU_REV(2, 1)
207
208workaround_reset_start cortex_a710, ERRATUM(2778471), ERRATA_A710_2778471
209	sysreg_bit_set CORTEX_A710_CPUACTLR3_EL1, BIT(47)
210workaround_reset_end cortex_a710, ERRATUM(2778471)
211
212check_erratum_ls cortex_a710, ERRATUM(2778471), CPU_REV(2, 1)
213
214workaround_reset_start cortex_a710, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
215#if IMAGE_BL31
216	/*
217	 * The Cortex-A710 generic vectors are overridden to apply errata
218	 * mitigation on exception entry from lower ELs.
219	 */
220	override_vector_table wa_cve_vbar_cortex_a710
221#endif /* IMAGE_BL31 */
222workaround_reset_end cortex_a710, CVE(2022, 23960)
223
224check_erratum_chosen cortex_a710, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
225
226add_erratum_entry cortex_a710, ERRATUM(3701772), ERRATA_A710_3701772, NO_APPLY_AT_RESET
227
228check_erratum_ls cortex_a710, ERRATUM(3701772), CPU_REV(2, 1)
229
230	/* ----------------------------------------------------
231	 * HW will do the cache maintenance while powering down
232	 * ----------------------------------------------------
233	 */
234func cortex_a710_core_pwr_dwn
235	apply_erratum cortex_a710, ERRATUM(2008768), ERRATA_A710_2008768, NO_GET_CPU_REV
236	apply_erratum cortex_a710, ERRATUM(2291219), ERRATA_A710_2291219, NO_GET_CPU_REV
237
238	/* ---------------------------------------------------
239	 * Enable CPU power down bit in power control register
240	 * ---------------------------------------------------
241	 */
242	sysreg_bit_set CORTEX_A710_CPUPWRCTLR_EL1, CORTEX_A710_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
243	apply_erratum cortex_a710, ERRATUM(2768515), ERRATA_A710_2768515, NO_GET_CPU_REV
244	isb
245	ret
246endfunc cortex_a710_core_pwr_dwn
247
248cpu_reset_func_start cortex_a710
249	/* Disable speculative loads */
250	msr	SSBS, xzr
251cpu_reset_func_end cortex_a710
252
253	/* ---------------------------------------------
254	 * This function provides Cortex-A710 specific
255	 * register information for crash reporting.
256	 * It needs to return with x6 pointing to
257	 * a list of register names in ascii and
258	 * x8 - x15 having values of registers to be
259	 * reported.
260	 * ---------------------------------------------
261	 */
262.section .rodata.cortex_a710_regs, "aS"
263cortex_a710_regs:  /* The ascii list of register names to be reported */
264	.asciz	"cpuectlr_el1", ""
265
266func cortex_a710_cpu_reg_dump
267	adr	x6, cortex_a710_regs
268	mrs	x8, CORTEX_A710_CPUECTLR_EL1
269	ret
270endfunc cortex_a710_cpu_reg_dump
271
272declare_cpu_ops cortex_a710, CORTEX_A710_MIDR, \
273	cortex_a710_reset_func, \
274	cortex_a710_core_pwr_dwn
275