xref: /rk3399_ARM-atf/lib/cpus/aarch64/cortex_a710.S (revision 2b5e00d4eacbac4b315c1c2925882d0b77bc9205)
1/*
2 * Copyright (c) 2021-2025, Arm Limited. All rights reserved.
3 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
7#include <arch.h>
8#include <asm_macros.S>
9#include <common/bl_common.h>
10#include <cortex_a710.h>
11#include <cpu_macros.S>
12#include <plat_macros.S>
13#include "wa_cve_2022_23960_bhb_vector.S"
14
15/* Hardware handled coherency */
16#if HW_ASSISTED_COHERENCY == 0
17#error "Cortex A710 must be compiled with HW_ASSISTED_COHERENCY enabled"
18#endif
19
20/* 64-bit only core */
21#if CTX_INCLUDE_AARCH32_REGS == 1
22#error "Cortex A710 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
23#endif
24
25#if WORKAROUND_CVE_2022_23960
26	wa_cve_2022_23960_bhb_vector_table CORTEX_A710_BHB_LOOP_COUNT, cortex_a710
27#endif /* WORKAROUND_CVE_2022_23960 */
28
29/* Disable hardware page aggregation. Enables mitigation for `CVE-2024-5660` */
30workaround_reset_start cortex_a710, CVE(2024, 5660), WORKAROUND_CVE_2024_5660
31	sysreg_bit_set CORTEX_A710_CPUECTLR_EL1, BIT(46)
32workaround_reset_end cortex_a710,  CVE(2024, 5660)
33
34check_erratum_ls cortex_a710, CVE(2024, 5660), CPU_REV(2, 1)
35
36workaround_reset_start cortex_a710, ERRATUM(1987031), ERRATA_A710_1987031
37	ldr x0,=0x6
38	msr S3_6_c15_c8_0,x0
39	ldr x0,=0xF3A08002
40	msr S3_6_c15_c8_2,x0
41	ldr x0,=0xFFF0F7FE
42	msr S3_6_c15_c8_3,x0
43	ldr x0,=0x40000001003ff
44	msr S3_6_c15_c8_1,x0
45	ldr x0,=0x7
46	msr S3_6_c15_c8_0,x0
47	ldr x0,=0xBF200000
48	msr S3_6_c15_c8_2,x0
49	ldr x0,=0xFFEF0000
50	msr S3_6_c15_c8_3,x0
51	ldr x0,=0x40000001003f3
52	msr S3_6_c15_c8_1,x0
53workaround_reset_end cortex_a710, ERRATUM(1987031)
54
55check_erratum_ls cortex_a710, ERRATUM(1987031), CPU_REV(2, 0)
56
57workaround_runtime_start cortex_a710, ERRATUM(2008768), ERRATA_A710_2008768
58	/* Stash ERRSELR_EL1 in x2 */
59	mrs	x2, ERRSELR_EL1
60
61	/* Select error record 0 and clear ED bit */
62	msr	ERRSELR_EL1, xzr
63	mrs	x1, ERXCTLR_EL1
64	bfi	x1, xzr, #ERXCTLR_ED_SHIFT, #1
65	msr	ERXCTLR_EL1, x1
66
67	/* Select error record 1 and clear ED bit */
68	mov	x0, #1
69	msr	ERRSELR_EL1, x0
70	mrs	x1, ERXCTLR_EL1
71	bfi	x1, xzr, #ERXCTLR_ED_SHIFT, #1
72	msr	ERXCTLR_EL1, x1
73
74	/* Restore ERRSELR_EL1 from x2 */
75	msr	ERRSELR_EL1, x2
76workaround_runtime_end cortex_a710, ERRATUM(2008768), NO_ISB
77
78check_erratum_ls cortex_a710, ERRATUM(2008768), CPU_REV(2, 0)
79
80workaround_reset_start cortex_a710, ERRATUM(2017096), ERRATA_A710_2017096
81	sysreg_bit_set	CORTEX_A710_CPUECTLR_EL1, CORTEX_A710_CPUECTLR_EL1_PFSTIDIS_BIT
82workaround_reset_end cortex_a710, ERRATUM(2017096)
83
84check_erratum_ls cortex_a710, ERRATUM(2017096), CPU_REV(2, 0)
85
86workaround_reset_start cortex_a710, ERRATUM(2055002), ERRATA_A710_2055002
87	sysreg_bit_set	CORTEX_A710_CPUACTLR_EL1, CORTEX_A710_CPUACTLR_EL1_BIT_46
88workaround_reset_end cortex_a710, ERRATUM(2055002)
89
90check_erratum_range cortex_a710, ERRATUM(2055002), CPU_REV(1, 0), CPU_REV(2, 0)
91
92workaround_reset_start cortex_a710, ERRATUM(2058056), ERRATA_A710_2058056
93	sysreg_bitfield_insert CORTEX_A710_CPUECTLR2_EL1, CORTEX_A710_CPUECTLR2_EL1_PF_MODE_CNSRV, \
94		CPUECTLR2_EL1_PF_MODE_LSB, CPUECTLR2_EL1_PF_MODE_WIDTH
95workaround_reset_end cortex_a710, ERRATUM(2058056)
96
97check_erratum_ls cortex_a710, ERRATUM(2058056), CPU_REV(2, 1)
98
99workaround_reset_start cortex_a710, ERRATUM(2081180), ERRATA_A710_2081180
100	ldr	x0,=0x3
101	msr	S3_6_c15_c8_0,x0
102	ldr	x0,=0xF3A08002
103	msr	S3_6_c15_c8_2,x0
104	ldr	x0,=0xFFF0F7FE
105	msr	S3_6_c15_c8_3,x0
106	ldr	x0,=0x10002001003FF
107	msr	S3_6_c15_c8_1,x0
108	ldr	x0,=0x4
109	msr	S3_6_c15_c8_0,x0
110	ldr	x0,=0xBF200000
111	msr	S3_6_c15_c8_2,x0
112	ldr	x0,=0xFFEF0000
113	msr	S3_6_c15_c8_3,x0
114	ldr	x0,=0x10002001003F3
115	msr	S3_6_c15_c8_1,x0
116workaround_reset_end cortex_a710, ERRATUM(2081180)
117
118check_erratum_ls cortex_a710, ERRATUM(2081180), CPU_REV(2, 0)
119
120workaround_reset_start cortex_a710, ERRATUM(2083908), ERRATA_A710_2083908
121	sysreg_bit_set	CORTEX_A710_CPUACTLR5_EL1, CORTEX_A710_CPUACTLR5_EL1_BIT_13
122workaround_reset_end cortex_a710, ERRATUM(2083908)
123
124check_erratum_range cortex_a710, ERRATUM(2083908), CPU_REV(2, 0), CPU_REV(2, 0)
125
126workaround_reset_start cortex_a710, ERRATUM(2136059), ERRATA_A710_2136059
127	sysreg_bit_set	CORTEX_A710_CPUACTLR5_EL1, CORTEX_A710_CPUACTLR5_EL1_BIT_44
128workaround_reset_end cortex_a710, ERRATUM(2136059)
129
130check_erratum_ls cortex_a710, ERRATUM(2136059), CPU_REV(2, 0)
131
132workaround_reset_start cortex_a710, ERRATUM(2147715), ERRATA_A710_2147715
133	sysreg_bit_set	CORTEX_A710_CPUACTLR_EL1, CORTEX_A710_CPUACTLR_EL1_BIT_22
134workaround_reset_end cortex_a710, ERRATUM(2147715)
135
136check_erratum_range cortex_a710, ERRATUM(2147715), CPU_REV(2, 0), CPU_REV(2, 0)
137
138workaround_reset_start cortex_a710, ERRATUM(2216384), ERRATA_A710_2216384
139	sysreg_bit_set	CORTEX_A710_CPUACTLR5_EL1, CORTEX_A710_CPUACTLR5_EL1_BIT_17
140
141	ldr	x0,=0x5
142	msr	CORTEX_A710_CPUPSELR_EL3, x0
143	ldr	x0,=0x10F600E000
144	msr	CORTEX_A710_CPUPOR_EL3, x0
145	ldr	x0,=0x10FF80E000
146	msr	CORTEX_A710_CPUPMR_EL3, x0
147	ldr	x0,=0x80000000003FF
148	msr	CORTEX_A710_CPUPCR_EL3, x0
149workaround_reset_end cortex_a710, ERRATUM(2216384)
150
151check_erratum_ls cortex_a710, ERRATUM(2216384), CPU_REV(2, 0)
152
153workaround_reset_start cortex_a710, ERRATUM(2267065), ERRATA_A710_2267065
154	sysreg_bit_set	CORTEX_A710_CPUACTLR_EL1, CORTEX_A710_CPUACTLR_EL1_BIT_22
155workaround_reset_end cortex_a710, ERRATUM(2267065)
156
157check_erratum_ls cortex_a710, ERRATUM(2267065), CPU_REV(2, 0)
158
159workaround_reset_start cortex_a710, ERRATUM(2282622), ERRATA_A710_2282622
160	sysreg_bit_set	CORTEX_A710_CPUACTLR2_EL1, BIT(0)
161workaround_reset_end cortex_a710, ERRATUM(2282622)
162
163check_erratum_ls cortex_a710, ERRATUM(2282622), CPU_REV(2, 1)
164
165.global erratum_cortex_a710_2291219_wa
166workaround_runtime_start cortex_a710, ERRATUM(2291219), ERRATA_A710_2291219
167	/* Set/unset bit 36 in ACTLR2_EL1. The first call will set it, applying
168	 * the workaround. Second call clears it to undo it. */
169	sysreg_bit_toggle CORTEX_A710_CPUACTLR2_EL1, CORTEX_A710_CPUACTLR2_EL1_BIT_36
170workaround_runtime_end cortex_a710, ERRATUM(2291219), NO_ISB
171
172check_erratum_ls cortex_a710, ERRATUM(2291219), CPU_REV(2, 0)
173
174/*
175 * ERRATA_DSU_2313941 is defined in dsu_helpers.S but applies to Cortex-A710 as
176 * well. Create a symbollic link to existing errata workaround to get them
177 * registered under the Errata Framework.
178 */
179.equ check_erratum_cortex_a710_2313941, check_errata_dsu_2313941
180.equ erratum_cortex_a710_2313941_wa, errata_dsu_2313941_wa
181add_erratum_entry cortex_a710, ERRATUM(2313941), ERRATA_DSU_2313941, APPLY_AT_RESET
182
183workaround_reset_start cortex_a710, ERRATUM(2371105), ERRATA_A710_2371105
184	/* Set bit 40 in CPUACTLR2_EL1 */
185	sysreg_bit_set CORTEX_A710_CPUACTLR2_EL1, CORTEX_A710_CPUACTLR2_EL1_BIT_40
186workaround_reset_end cortex_a710, ERRATUM(2371105)
187
188check_erratum_ls cortex_a710, ERRATUM(2371105), CPU_REV(2, 0)
189
190workaround_reset_start cortex_a710, ERRATUM(2742423), ERRATA_A710_2742423
191	/* Set CPUACTLR5_EL1[56:55] to 2'b01 */
192	sysreg_bit_set CORTEX_A710_CPUACTLR5_EL1, BIT(55)
193	sysreg_bit_clear CORTEX_A710_CPUACTLR5_EL1, BIT(56)
194workaround_reset_end cortex_a710, ERRATUM(2742423)
195
196check_erratum_ls cortex_a710, ERRATUM(2742423), CPU_REV(2, 1)
197
198workaround_runtime_start cortex_a710, ERRATUM(2768515), ERRATA_A710_2768515
199	/* dsb before isb of power down sequence */
200	dsb	sy
201workaround_runtime_end cortex_a710, ERRATUM(2768515), NO_ISB
202
203check_erratum_ls cortex_a710, ERRATUM(2768515), CPU_REV(2, 1)
204
205workaround_reset_start cortex_a710, ERRATUM(2778471), ERRATA_A710_2778471
206	sysreg_bit_set CORTEX_A710_CPUACTLR3_EL1, BIT(47)
207workaround_reset_end cortex_a710, ERRATUM(2778471)
208
209check_erratum_ls cortex_a710, ERRATUM(2778471), CPU_REV(2, 1)
210
211workaround_reset_start cortex_a710, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
212#if IMAGE_BL31
213	/*
214	 * The Cortex-A710 generic vectors are overridden to apply errata
215	 * mitigation on exception entry from lower ELs.
216	 */
217	override_vector_table wa_cve_vbar_cortex_a710
218#endif /* IMAGE_BL31 */
219workaround_reset_end cortex_a710, CVE(2022, 23960)
220
221check_erratum_chosen cortex_a710, CVE(2022, 23960), WORKAROUND_CVE_2022_23960
222
223	/* ----------------------------------------------------
224	 * HW will do the cache maintenance while powering down
225	 * ----------------------------------------------------
226	 */
227func cortex_a710_core_pwr_dwn
228	apply_erratum cortex_a710, ERRATUM(2008768), ERRATA_A710_2008768, NO_GET_CPU_REV
229	apply_erratum cortex_a710, ERRATUM(2291219), ERRATA_A710_2291219, NO_GET_CPU_REV
230
231	/* ---------------------------------------------------
232	 * Enable CPU power down bit in power control register
233	 * ---------------------------------------------------
234	 */
235	sysreg_bit_set CORTEX_A710_CPUPWRCTLR_EL1, CORTEX_A710_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
236	apply_erratum cortex_a710, ERRATUM(2768515), ERRATA_A710_2768515, NO_GET_CPU_REV
237	isb
238	ret
239endfunc cortex_a710_core_pwr_dwn
240
241cpu_reset_func_start cortex_a710
242	/* Disable speculative loads */
243	msr	SSBS, xzr
244cpu_reset_func_end cortex_a710
245
246	/* ---------------------------------------------
247	 * This function provides Cortex-A710 specific
248	 * register information for crash reporting.
249	 * It needs to return with x6 pointing to
250	 * a list of register names in ascii and
251	 * x8 - x15 having values of registers to be
252	 * reported.
253	 * ---------------------------------------------
254	 */
255.section .rodata.cortex_a710_regs, "aS"
256cortex_a710_regs:  /* The ascii list of register names to be reported */
257	.asciz	"cpuectlr_el1", ""
258
259func cortex_a710_cpu_reg_dump
260	adr	x6, cortex_a710_regs
261	mrs	x8, CORTEX_A710_CPUECTLR_EL1
262	ret
263endfunc cortex_a710_cpu_reg_dump
264
265declare_cpu_ops cortex_a710, CORTEX_A710_MIDR, \
266	cortex_a710_reset_func, \
267	cortex_a710_core_pwr_dwn
268