1/* 2 * Copyright (c) 2024-2025, Arm Limited. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7#include <arch.h> 8#include <asm_macros.S> 9#include <c1_premium.h> 10#include <common/bl_common.h> 11#include <cpu_macros.S> 12 13#include <plat_macros.S> 14 15/* Hardware handled coherency */ 16#if HW_ASSISTED_COHERENCY == 0 17#error "Arm C1-Premium must be compiled with HW_ASSISTED_COHERENCY enabled" 18#endif 19 20/* 64-bit only core */ 21#if CTX_INCLUDE_AARCH32_REGS == 1 22#error "Arm C1-Premium supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0" 23#endif 24 25#if ERRATA_SME_POWER_DOWN == 0 26#error "Arm C1-Premium needs ERRATA_SME_POWER_DOWN=1 to powerdown correctly" 27#endif 28 29cpu_reset_prologue c1_premium 30 31 /* --------------------------------------------------------------- 32 * CVE-2024-7881 is mitigated for C1-Premium using erratum 3651221 33 * workaround by disabling the affected prefetcher setting 34 * CPUACTLR6_EL1[41]. 35 * --------------------------------------------------------------- 36 */ 37workaround_reset_start c1_premium, CVE(2024, 7881), WORKAROUND_CVE_2024_7881 38 sysreg_bit_set C1_PREMIUM_CPUACTLR6_EL1, BIT(41) 39workaround_reset_end c1_premium, CVE(2024, 7881) 40 41check_erratum_ls c1_premium, CVE(2024, 7881), CPU_REV(0, 0) 42 43workaround_reset_start c1_premium, ERRATUM(3502731), ERRATA_C1PREMIUM_3502731 44 sysreg_bit_set C1_PREMIUM_IMP_CPUACTLR4_EL1, BIT(23) 45workaround_reset_end c1_premium, ERRATUM(3502731) 46 47check_erratum_ls c1_premium, ERRATUM(3502731), CPU_REV(0, 0) 48 49workaround_reset_start c1_premium, ERRATUM(3651221), ERRATA_C1PREMIUM_3651221 50 sysreg_bit_set C1_PREMIUM_CPUACTLR6_EL1, BIT(41) 51workaround_reset_end c1_premium, ERRATUM(3651221) 52 53check_erratum_ls c1_premium, ERRATUM(3651221), CPU_REV(0, 0) 54 55workaround_reset_start c1_premium, ERRATUM(3684152), ERRATA_C1PREMIUM_3684152 56 sysreg_bitfield_insert C1_PREMIUM_IMP_CPUACTLR_EL1, C1_PREMIUM_IMP_CPUACTLR_EL1_LOAD_BIT, \ 57 C1_PREMIUM_IMP_CPUACTLR_EL1_LOAD_SHIFT, C1_PREMIUM_IMP_CPUACTLR_EL1_LOAD_WIDTH 58workaround_reset_end c1_premium, ERRATUM(3684152) 59 60check_erratum_ls c1_premium, ERRATUM(3684152), CPU_REV(0, 0) 61 62cpu_reset_func_start c1_premium 63 /* Disable speculative loads */ 64 msr SSBS, xzr 65 enable_mpmm 66cpu_reset_func_end c1_premium 67 68func c1_premium_core_pwr_dwn 69 /* --------------------------------------------------- 70 * Flip CPU power down bit in power control register. 71 * It will be set on powerdown and cleared on wakeup. 72 * --------------------------------------------------- 73 */ 74 sysreg_bit_toggle C1_PREMIUM_IMP_CPUPWRCTLR_EL1, \ 75 C1_PREMIUM_IMP_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT 76 isb 77 signal_pabandon_handled 78 ret 79endfunc c1_premium_core_pwr_dwn 80 81.section .rodata.c1_premium_regs, "aS" 82c1_premium_regs: /* The ASCII list of register names to be reported */ 83 .asciz "cpuectlr_el1", "" 84 85func c1_premium_cpu_reg_dump 86 adr x6, c1_premium_regs 87 mrs x8, C1_PREMIUM_IMP_CPUECTLR_EL1 88 ret 89endfunc c1_premium_cpu_reg_dump 90 91declare_cpu_ops c1_premium, C1_PREMIUM_MIDR, \ 92 c1_premium_reset_func, \ 93 c1_premium_core_pwr_dwn 94