1e33b78a6SSoby Mathew/* 210bcd761SJeenu Viswambharan * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved. 3e33b78a6SSoby Mathew * 4*82cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5e33b78a6SSoby Mathew */ 6e33b78a6SSoby Mathew 7e33b78a6SSoby Mathew#include <arch.h> 8e33b78a6SSoby Mathew#include <asm_macros.S> 9e33b78a6SSoby Mathew#include <assert_macros.S> 10e33b78a6SSoby Mathew#include <cpu_data.h> 11e33b78a6SSoby Mathew#include <cpu_macros.S> 12e33b78a6SSoby Mathew 133d8256b2SMasahiro Yamada#if defined(IMAGE_BL1) || defined(IMAGE_BL32) 14e33b78a6SSoby Mathew /* 15e33b78a6SSoby Mathew * The reset handler common to all platforms. After a matching 16e33b78a6SSoby Mathew * cpu_ops structure entry is found, the correponding reset_handler 17e33b78a6SSoby Mathew * in the cpu_ops is invoked. The reset handler is invoked very early 18e33b78a6SSoby Mathew * in the boot sequence and it is assumed that we can clobber r0 - r10 19e33b78a6SSoby Mathew * without the need to follow AAPCS. 20e33b78a6SSoby Mathew * Clobbers: r0 - r10 21e33b78a6SSoby Mathew */ 22e33b78a6SSoby Mathew .globl reset_handler 23e33b78a6SSoby Mathewfunc reset_handler 24e33b78a6SSoby Mathew mov r10, lr 25e33b78a6SSoby Mathew 26e33b78a6SSoby Mathew /* The plat_reset_handler can clobber r0 - r9 */ 27e33b78a6SSoby Mathew bl plat_reset_handler 28e33b78a6SSoby Mathew 29e33b78a6SSoby Mathew /* Get the matching cpu_ops pointer (clobbers: r0 - r5) */ 30e33b78a6SSoby Mathew bl get_cpu_ops_ptr 31e33b78a6SSoby Mathew 32044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS 33e33b78a6SSoby Mathew cmp r0, #0 34e33b78a6SSoby Mathew ASM_ASSERT(ne) 35e33b78a6SSoby Mathew#endif 36e33b78a6SSoby Mathew 37e33b78a6SSoby Mathew /* Get the cpu_ops reset handler */ 38e33b78a6SSoby Mathew ldr r1, [r0, #CPU_RESET_FUNC] 39e33b78a6SSoby Mathew cmp r1, #0 40e33b78a6SSoby Mathew mov lr, r10 41e33b78a6SSoby Mathew bxne r1 42e33b78a6SSoby Mathew bx lr 43e33b78a6SSoby Mathewendfunc reset_handler 44e33b78a6SSoby Mathew 451a0a3f06SYatharth Kochar#endif /* IMAGE_BL1 || IMAGE_BL32 */ 461a0a3f06SYatharth Kochar 473d8256b2SMasahiro Yamada#ifdef IMAGE_BL32 /* The power down core and cluster is needed only in BL32 */ 48e33b78a6SSoby Mathew /* 495dd9dbb5SJeenu Viswambharan * void prepare_cpu_pwr_dwn(unsigned int power_level) 505dd9dbb5SJeenu Viswambharan * 515dd9dbb5SJeenu Viswambharan * Prepare CPU power down function for all platforms. The function takes 525dd9dbb5SJeenu Viswambharan * a domain level to be powered down as its parameter. After the cpu_ops 535dd9dbb5SJeenu Viswambharan * pointer is retrieved from cpu_data, the handler for requested power 545dd9dbb5SJeenu Viswambharan * level is called. 55e33b78a6SSoby Mathew */ 565dd9dbb5SJeenu Viswambharan .globl prepare_cpu_pwr_dwn 575dd9dbb5SJeenu Viswambharanfunc prepare_cpu_pwr_dwn 58e33b78a6SSoby Mathew /* 595dd9dbb5SJeenu Viswambharan * If the given power level exceeds CPU_MAX_PWR_DWN_OPS, we call the 605dd9dbb5SJeenu Viswambharan * power down handler for the last power level 61e33b78a6SSoby Mathew */ 625dd9dbb5SJeenu Viswambharan mov r2, #(CPU_MAX_PWR_DWN_OPS - 1) 635dd9dbb5SJeenu Viswambharan cmp r0, r2 645dd9dbb5SJeenu Viswambharan movhi r0, r2 65e33b78a6SSoby Mathew 665dd9dbb5SJeenu Viswambharan push {r0, lr} 675dd9dbb5SJeenu Viswambharan bl _cpu_data 685dd9dbb5SJeenu Viswambharan pop {r2, lr} 695dd9dbb5SJeenu Viswambharan 705dd9dbb5SJeenu Viswambharan ldr r0, [r0, #CPU_DATA_CPU_OPS_PTR] 71044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS 725dd9dbb5SJeenu Viswambharan cmp r0, #0 73e33b78a6SSoby Mathew ASM_ASSERT(ne) 74e33b78a6SSoby Mathew#endif 75e33b78a6SSoby Mathew 765dd9dbb5SJeenu Viswambharan /* Get the appropriate power down handler */ 775dd9dbb5SJeenu Viswambharan mov r1, #CPU_PWR_DWN_OPS 785dd9dbb5SJeenu Viswambharan add r1, r1, r2, lsl #2 795dd9dbb5SJeenu Viswambharan ldr r1, [r0, r1] 805dd9dbb5SJeenu Viswambharan bx r1 815dd9dbb5SJeenu Viswambharanendfunc prepare_cpu_pwr_dwn 82e33b78a6SSoby Mathew 83e33b78a6SSoby Mathew /* 84e33b78a6SSoby Mathew * Initializes the cpu_ops_ptr if not already initialized 85e33b78a6SSoby Mathew * in cpu_data. This must only be called after the data cache 86e33b78a6SSoby Mathew * is enabled. AAPCS is followed. 87e33b78a6SSoby Mathew */ 88e33b78a6SSoby Mathew .globl init_cpu_ops 89e33b78a6SSoby Mathewfunc init_cpu_ops 90e33b78a6SSoby Mathew push {r4 - r6, lr} 91e33b78a6SSoby Mathew bl _cpu_data 92e33b78a6SSoby Mathew mov r6, r0 93e33b78a6SSoby Mathew ldr r1, [r0, #CPU_DATA_CPU_OPS_PTR] 94e33b78a6SSoby Mathew cmp r1, #0 95e33b78a6SSoby Mathew bne 1f 96e33b78a6SSoby Mathew bl get_cpu_ops_ptr 97044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS 98e33b78a6SSoby Mathew cmp r0, #0 99e33b78a6SSoby Mathew ASM_ASSERT(ne) 100e33b78a6SSoby Mathew#endif 101e33b78a6SSoby Mathew str r0, [r6, #CPU_DATA_CPU_OPS_PTR]! 102e33b78a6SSoby Mathew1: 103e33b78a6SSoby Mathew pop {r4 - r6, pc} 104e33b78a6SSoby Mathewendfunc init_cpu_ops 105e33b78a6SSoby Mathew 1061a0a3f06SYatharth Kochar#endif /* IMAGE_BL32 */ 1071a0a3f06SYatharth Kochar 108e33b78a6SSoby Mathew /* 109e33b78a6SSoby Mathew * The below function returns the cpu_ops structure matching the 110e33b78a6SSoby Mathew * midr of the core. It reads the MIDR and finds the matching 111e33b78a6SSoby Mathew * entry in cpu_ops entries. Only the implementation and part number 112e33b78a6SSoby Mathew * are used to match the entries. 113e33b78a6SSoby Mathew * Return : 114e33b78a6SSoby Mathew * r0 - The matching cpu_ops pointer on Success 115e33b78a6SSoby Mathew * r0 - 0 on failure. 116e33b78a6SSoby Mathew * Clobbers: r0 - r5 117e33b78a6SSoby Mathew */ 118e33b78a6SSoby Mathew .globl get_cpu_ops_ptr 119e33b78a6SSoby Mathewfunc get_cpu_ops_ptr 120e33b78a6SSoby Mathew /* Get the cpu_ops start and end locations */ 121e33b78a6SSoby Mathew ldr r4, =(__CPU_OPS_START__ + CPU_MIDR) 122e33b78a6SSoby Mathew ldr r5, =(__CPU_OPS_END__ + CPU_MIDR) 123e33b78a6SSoby Mathew 124e33b78a6SSoby Mathew /* Initialize the return parameter */ 125e33b78a6SSoby Mathew mov r0, #0 126e33b78a6SSoby Mathew 127e33b78a6SSoby Mathew /* Read the MIDR_EL1 */ 128e33b78a6SSoby Mathew ldcopr r2, MIDR 129e33b78a6SSoby Mathew ldr r3, =CPU_IMPL_PN_MASK 130e33b78a6SSoby Mathew 131e33b78a6SSoby Mathew /* Retain only the implementation and part number using mask */ 132e33b78a6SSoby Mathew and r2, r2, r3 133e33b78a6SSoby Mathew1: 134e33b78a6SSoby Mathew /* Check if we have reached end of list */ 135e33b78a6SSoby Mathew cmp r4, r5 136355a5d03SDouglas Raillard bhs error_exit 137e33b78a6SSoby Mathew 138e33b78a6SSoby Mathew /* load the midr from the cpu_ops */ 139e33b78a6SSoby Mathew ldr r1, [r4], #CPU_OPS_SIZE 140e33b78a6SSoby Mathew and r1, r1, r3 141e33b78a6SSoby Mathew 142e33b78a6SSoby Mathew /* Check if midr matches to midr of this core */ 143e33b78a6SSoby Mathew cmp r1, r2 144e33b78a6SSoby Mathew bne 1b 145e33b78a6SSoby Mathew 146e33b78a6SSoby Mathew /* Subtract the increment and offset to get the cpu-ops pointer */ 147e33b78a6SSoby Mathew sub r0, r4, #(CPU_OPS_SIZE + CPU_MIDR) 148e33b78a6SSoby Mathewerror_exit: 149e33b78a6SSoby Mathew bx lr 150e33b78a6SSoby Mathewendfunc get_cpu_ops_ptr 15110bcd761SJeenu Viswambharan 15210bcd761SJeenu Viswambharan/* 15310bcd761SJeenu Viswambharan * Extract CPU revision and variant, and combine them into a single numeric for 15410bcd761SJeenu Viswambharan * easier comparison. 15510bcd761SJeenu Viswambharan */ 15610bcd761SJeenu Viswambharan .globl cpu_get_rev_var 15710bcd761SJeenu Viswambharanfunc cpu_get_rev_var 15810bcd761SJeenu Viswambharan ldcopr r1, MIDR 15910bcd761SJeenu Viswambharan 16010bcd761SJeenu Viswambharan /* 16110bcd761SJeenu Viswambharan * Extract the variant[23:20] and revision[3:0] from r1 and pack it in 16210bcd761SJeenu Viswambharan * r0[0:7] as variant[7:4] and revision[3:0]: 16310bcd761SJeenu Viswambharan * 16410bcd761SJeenu Viswambharan * First extract r1[23:16] to r0[7:0] and zero fill the rest. Then 16510bcd761SJeenu Viswambharan * extract r1[3:0] into r0[3:0] retaining other bits. 16610bcd761SJeenu Viswambharan */ 16710bcd761SJeenu Viswambharan ubfx r0, r1, #(MIDR_VAR_SHIFT - MIDR_REV_BITS), #(MIDR_REV_BITS + MIDR_VAR_BITS) 16810bcd761SJeenu Viswambharan bfi r0, r1, #MIDR_REV_SHIFT, #MIDR_REV_BITS 16910bcd761SJeenu Viswambharan bx lr 17010bcd761SJeenu Viswambharanendfunc cpu_get_rev_var 17110bcd761SJeenu Viswambharan 17210bcd761SJeenu Viswambharan/* 17310bcd761SJeenu Viswambharan * Compare the CPU's revision-variant (r0) with a given value (r1), for errata 17410bcd761SJeenu Viswambharan * application purposes. If the revision-variant is less than or same as a given 17510bcd761SJeenu Viswambharan * value, indicates that errata applies; otherwise not. 17610bcd761SJeenu Viswambharan */ 17710bcd761SJeenu Viswambharan .globl cpu_rev_var_ls 17810bcd761SJeenu Viswambharanfunc cpu_rev_var_ls 17910bcd761SJeenu Viswambharan cmp r0, r1 18010bcd761SJeenu Viswambharan movls r0, #ERRATA_APPLIES 18110bcd761SJeenu Viswambharan movhi r0, #ERRATA_NOT_APPLIES 18210bcd761SJeenu Viswambharan bx lr 18310bcd761SJeenu Viswambharanendfunc cpu_rev_var_ls 18410bcd761SJeenu Viswambharan 18510bcd761SJeenu Viswambharan#if REPORT_ERRATA 18610bcd761SJeenu Viswambharan/* 18710bcd761SJeenu Viswambharan * void print_errata_status(void); 18810bcd761SJeenu Viswambharan * 18910bcd761SJeenu Viswambharan * Function to print errata status for CPUs of its class. Must be called only: 19010bcd761SJeenu Viswambharan * 19110bcd761SJeenu Viswambharan * - with MMU and data caches are enabled; 19210bcd761SJeenu Viswambharan * - after cpu_ops have been initialized in per-CPU data. 19310bcd761SJeenu Viswambharan */ 19410bcd761SJeenu Viswambharan .globl print_errata_status 19510bcd761SJeenu Viswambharanfunc print_errata_status 19610bcd761SJeenu Viswambharan push {r4, lr} 19710bcd761SJeenu Viswambharan#ifdef IMAGE_BL1 19810bcd761SJeenu Viswambharan /* 19910bcd761SJeenu Viswambharan * BL1 doesn't have per-CPU data. So retrieve the CPU operations 20010bcd761SJeenu Viswambharan * directly. 20110bcd761SJeenu Viswambharan */ 20210bcd761SJeenu Viswambharan bl get_cpu_ops_ptr 20310bcd761SJeenu Viswambharan ldr r0, [r0, #CPU_ERRATA_FUNC] 20410bcd761SJeenu Viswambharan cmp r0, #0 20510bcd761SJeenu Viswambharan blxne r0 20610bcd761SJeenu Viswambharan#else 20710bcd761SJeenu Viswambharan /* 20810bcd761SJeenu Viswambharan * Retrieve pointer to cpu_ops, and further, the errata printing 20910bcd761SJeenu Viswambharan * function. If it's non-NULL, jump to the function in turn. 21010bcd761SJeenu Viswambharan */ 21110bcd761SJeenu Viswambharan bl _cpu_data 21210bcd761SJeenu Viswambharan ldr r1, [r0, #CPU_DATA_CPU_OPS_PTR] 21310bcd761SJeenu Viswambharan ldr r0, [r1, #CPU_ERRATA_FUNC] 21410bcd761SJeenu Viswambharan cmp r0, #0 21510bcd761SJeenu Viswambharan beq 1f 21610bcd761SJeenu Viswambharan 21710bcd761SJeenu Viswambharan mov r4, r0 21810bcd761SJeenu Viswambharan 21910bcd761SJeenu Viswambharan /* 22010bcd761SJeenu Viswambharan * Load pointers to errata lock and printed flag. Call 22110bcd761SJeenu Viswambharan * errata_needs_reporting to check whether this CPU needs to report 22210bcd761SJeenu Viswambharan * errata status pertaining to its class. 22310bcd761SJeenu Viswambharan */ 22410bcd761SJeenu Viswambharan ldr r0, [r1, #CPU_ERRATA_LOCK] 22510bcd761SJeenu Viswambharan ldr r1, [r1, #CPU_ERRATA_PRINTED] 22610bcd761SJeenu Viswambharan bl errata_needs_reporting 22710bcd761SJeenu Viswambharan cmp r0, #0 22810bcd761SJeenu Viswambharan blxne r4 22910bcd761SJeenu Viswambharan1: 23010bcd761SJeenu Viswambharan#endif 23110bcd761SJeenu Viswambharan pop {r4, pc} 23210bcd761SJeenu Viswambharanendfunc print_errata_status 23310bcd761SJeenu Viswambharan#endif 234