xref: /rk3399_ARM-atf/lib/cpus/aarch32/cpu_helpers.S (revision 044bb2faabd7981af4ef419e1037fec28e5b3f8b)
1e33b78a6SSoby Mathew/*
210bcd761SJeenu Viswambharan * Copyright (c) 2016-2017, ARM Limited and Contributors. All rights reserved.
3e33b78a6SSoby Mathew *
4e33b78a6SSoby Mathew * Redistribution and use in source and binary forms, with or without
5e33b78a6SSoby Mathew * modification, are permitted provided that the following conditions are met:
6e33b78a6SSoby Mathew *
7e33b78a6SSoby Mathew * Redistributions of source code must retain the above copyright notice, this
8e33b78a6SSoby Mathew * list of conditions and the following disclaimer.
9e33b78a6SSoby Mathew *
10e33b78a6SSoby Mathew * Redistributions in binary form must reproduce the above copyright notice,
11e33b78a6SSoby Mathew * this list of conditions and the following disclaimer in the documentation
12e33b78a6SSoby Mathew * and/or other materials provided with the distribution.
13e33b78a6SSoby Mathew *
14e33b78a6SSoby Mathew * Neither the name of ARM nor the names of its contributors may be used
15e33b78a6SSoby Mathew * to endorse or promote products derived from this software without specific
16e33b78a6SSoby Mathew * prior written permission.
17e33b78a6SSoby Mathew *
18e33b78a6SSoby Mathew * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19e33b78a6SSoby Mathew * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20e33b78a6SSoby Mathew * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21e33b78a6SSoby Mathew * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22e33b78a6SSoby Mathew * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23e33b78a6SSoby Mathew * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24e33b78a6SSoby Mathew * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25e33b78a6SSoby Mathew * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26e33b78a6SSoby Mathew * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27e33b78a6SSoby Mathew * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28e33b78a6SSoby Mathew * POSSIBILITY OF SUCH DAMAGE.
29e33b78a6SSoby Mathew */
30e33b78a6SSoby Mathew
31e33b78a6SSoby Mathew#include <arch.h>
32e33b78a6SSoby Mathew#include <asm_macros.S>
33e33b78a6SSoby Mathew#include <assert_macros.S>
34e33b78a6SSoby Mathew#include <cpu_data.h>
35e33b78a6SSoby Mathew#include <cpu_macros.S>
36e33b78a6SSoby Mathew
373d8256b2SMasahiro Yamada#if defined(IMAGE_BL1) || defined(IMAGE_BL32)
38e33b78a6SSoby Mathew	/*
39e33b78a6SSoby Mathew	 * The reset handler common to all platforms.  After a matching
40e33b78a6SSoby Mathew	 * cpu_ops structure entry is found, the correponding reset_handler
41e33b78a6SSoby Mathew	 * in the cpu_ops is invoked. The reset handler is invoked very early
42e33b78a6SSoby Mathew	 * in the boot sequence and it is assumed that we can clobber r0 - r10
43e33b78a6SSoby Mathew	 * without the need to follow AAPCS.
44e33b78a6SSoby Mathew	 * Clobbers: r0 - r10
45e33b78a6SSoby Mathew	 */
46e33b78a6SSoby Mathew	.globl	reset_handler
47e33b78a6SSoby Mathewfunc reset_handler
48e33b78a6SSoby Mathew	mov	r10, lr
49e33b78a6SSoby Mathew
50e33b78a6SSoby Mathew	/* The plat_reset_handler can clobber r0 - r9 */
51e33b78a6SSoby Mathew	bl	plat_reset_handler
52e33b78a6SSoby Mathew
53e33b78a6SSoby Mathew	/* Get the matching cpu_ops pointer (clobbers: r0 - r5) */
54e33b78a6SSoby Mathew	bl	get_cpu_ops_ptr
55e33b78a6SSoby Mathew
56*044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS
57e33b78a6SSoby Mathew	cmp	r0, #0
58e33b78a6SSoby Mathew	ASM_ASSERT(ne)
59e33b78a6SSoby Mathew#endif
60e33b78a6SSoby Mathew
61e33b78a6SSoby Mathew	/* Get the cpu_ops reset handler */
62e33b78a6SSoby Mathew	ldr	r1, [r0, #CPU_RESET_FUNC]
63e33b78a6SSoby Mathew	cmp	r1, #0
64e33b78a6SSoby Mathew	mov	lr, r10
65e33b78a6SSoby Mathew	bxne	r1
66e33b78a6SSoby Mathew	bx	lr
67e33b78a6SSoby Mathewendfunc reset_handler
68e33b78a6SSoby Mathew
691a0a3f06SYatharth Kochar#endif /* IMAGE_BL1 || IMAGE_BL32 */
701a0a3f06SYatharth Kochar
713d8256b2SMasahiro Yamada#ifdef IMAGE_BL32 /* The power down core and cluster is needed only in  BL32 */
72e33b78a6SSoby Mathew	/*
735dd9dbb5SJeenu Viswambharan	 * void prepare_cpu_pwr_dwn(unsigned int power_level)
745dd9dbb5SJeenu Viswambharan	 *
755dd9dbb5SJeenu Viswambharan	 * Prepare CPU power down function for all platforms. The function takes
765dd9dbb5SJeenu Viswambharan	 * a domain level to be powered down as its parameter. After the cpu_ops
775dd9dbb5SJeenu Viswambharan	 * pointer is retrieved from cpu_data, the handler for requested power
785dd9dbb5SJeenu Viswambharan	 * level is called.
79e33b78a6SSoby Mathew	 */
805dd9dbb5SJeenu Viswambharan	.globl	prepare_cpu_pwr_dwn
815dd9dbb5SJeenu Viswambharanfunc prepare_cpu_pwr_dwn
82e33b78a6SSoby Mathew	/*
835dd9dbb5SJeenu Viswambharan	 * If the given power level exceeds CPU_MAX_PWR_DWN_OPS, we call the
845dd9dbb5SJeenu Viswambharan	 * power down handler for the last power level
85e33b78a6SSoby Mathew	 */
865dd9dbb5SJeenu Viswambharan	mov	r2, #(CPU_MAX_PWR_DWN_OPS - 1)
875dd9dbb5SJeenu Viswambharan	cmp	r0, r2
885dd9dbb5SJeenu Viswambharan	movhi	r0, r2
89e33b78a6SSoby Mathew
905dd9dbb5SJeenu Viswambharan	push	{r0, lr}
915dd9dbb5SJeenu Viswambharan	bl	_cpu_data
925dd9dbb5SJeenu Viswambharan	pop	{r2, lr}
935dd9dbb5SJeenu Viswambharan
945dd9dbb5SJeenu Viswambharan	ldr	r0, [r0, #CPU_DATA_CPU_OPS_PTR]
95*044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS
965dd9dbb5SJeenu Viswambharan	cmp	r0, #0
97e33b78a6SSoby Mathew	ASM_ASSERT(ne)
98e33b78a6SSoby Mathew#endif
99e33b78a6SSoby Mathew
1005dd9dbb5SJeenu Viswambharan	/* Get the appropriate power down handler */
1015dd9dbb5SJeenu Viswambharan	mov	r1, #CPU_PWR_DWN_OPS
1025dd9dbb5SJeenu Viswambharan	add	r1, r1, r2, lsl #2
1035dd9dbb5SJeenu Viswambharan	ldr	r1, [r0, r1]
1045dd9dbb5SJeenu Viswambharan	bx	r1
1055dd9dbb5SJeenu Viswambharanendfunc prepare_cpu_pwr_dwn
106e33b78a6SSoby Mathew
107e33b78a6SSoby Mathew	/*
108e33b78a6SSoby Mathew	 * Initializes the cpu_ops_ptr if not already initialized
109e33b78a6SSoby Mathew	 * in cpu_data. This must only be called after the data cache
110e33b78a6SSoby Mathew	 * is enabled. AAPCS is followed.
111e33b78a6SSoby Mathew	 */
112e33b78a6SSoby Mathew	.globl	init_cpu_ops
113e33b78a6SSoby Mathewfunc init_cpu_ops
114e33b78a6SSoby Mathew	push	{r4 - r6, lr}
115e33b78a6SSoby Mathew	bl	_cpu_data
116e33b78a6SSoby Mathew	mov	r6, r0
117e33b78a6SSoby Mathew	ldr	r1, [r0, #CPU_DATA_CPU_OPS_PTR]
118e33b78a6SSoby Mathew	cmp	r1, #0
119e33b78a6SSoby Mathew	bne	1f
120e33b78a6SSoby Mathew	bl	get_cpu_ops_ptr
121*044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS
122e33b78a6SSoby Mathew	cmp	r0, #0
123e33b78a6SSoby Mathew	ASM_ASSERT(ne)
124e33b78a6SSoby Mathew#endif
125e33b78a6SSoby Mathew	str	r0, [r6, #CPU_DATA_CPU_OPS_PTR]!
126e33b78a6SSoby Mathew1:
127e33b78a6SSoby Mathew	pop	{r4 - r6, pc}
128e33b78a6SSoby Mathewendfunc init_cpu_ops
129e33b78a6SSoby Mathew
1301a0a3f06SYatharth Kochar#endif /* IMAGE_BL32 */
1311a0a3f06SYatharth Kochar
132e33b78a6SSoby Mathew	/*
133e33b78a6SSoby Mathew	 * The below function returns the cpu_ops structure matching the
134e33b78a6SSoby Mathew	 * midr of the core. It reads the MIDR and finds the matching
135e33b78a6SSoby Mathew	 * entry in cpu_ops entries. Only the implementation and part number
136e33b78a6SSoby Mathew	 * are used to match the entries.
137e33b78a6SSoby Mathew	 * Return :
138e33b78a6SSoby Mathew	 *     r0 - The matching cpu_ops pointer on Success
139e33b78a6SSoby Mathew	 *     r0 - 0 on failure.
140e33b78a6SSoby Mathew	 * Clobbers: r0 - r5
141e33b78a6SSoby Mathew	 */
142e33b78a6SSoby Mathew	.globl	get_cpu_ops_ptr
143e33b78a6SSoby Mathewfunc get_cpu_ops_ptr
144e33b78a6SSoby Mathew	/* Get the cpu_ops start and end locations */
145e33b78a6SSoby Mathew	ldr	r4, =(__CPU_OPS_START__ + CPU_MIDR)
146e33b78a6SSoby Mathew	ldr	r5, =(__CPU_OPS_END__ + CPU_MIDR)
147e33b78a6SSoby Mathew
148e33b78a6SSoby Mathew	/* Initialize the return parameter */
149e33b78a6SSoby Mathew	mov	r0, #0
150e33b78a6SSoby Mathew
151e33b78a6SSoby Mathew	/* Read the MIDR_EL1 */
152e33b78a6SSoby Mathew	ldcopr	r2, MIDR
153e33b78a6SSoby Mathew	ldr	r3, =CPU_IMPL_PN_MASK
154e33b78a6SSoby Mathew
155e33b78a6SSoby Mathew	/* Retain only the implementation and part number using mask */
156e33b78a6SSoby Mathew	and	r2, r2, r3
157e33b78a6SSoby Mathew1:
158e33b78a6SSoby Mathew	/* Check if we have reached end of list */
159e33b78a6SSoby Mathew	cmp	r4, r5
160355a5d03SDouglas Raillard	bhs	error_exit
161e33b78a6SSoby Mathew
162e33b78a6SSoby Mathew	/* load the midr from the cpu_ops */
163e33b78a6SSoby Mathew	ldr	r1, [r4], #CPU_OPS_SIZE
164e33b78a6SSoby Mathew	and	r1, r1, r3
165e33b78a6SSoby Mathew
166e33b78a6SSoby Mathew	/* Check if midr matches to midr of this core */
167e33b78a6SSoby Mathew	cmp	r1, r2
168e33b78a6SSoby Mathew	bne	1b
169e33b78a6SSoby Mathew
170e33b78a6SSoby Mathew	/* Subtract the increment and offset to get the cpu-ops pointer */
171e33b78a6SSoby Mathew	sub	r0, r4, #(CPU_OPS_SIZE + CPU_MIDR)
172e33b78a6SSoby Mathewerror_exit:
173e33b78a6SSoby Mathew	bx	lr
174e33b78a6SSoby Mathewendfunc get_cpu_ops_ptr
17510bcd761SJeenu Viswambharan
17610bcd761SJeenu Viswambharan/*
17710bcd761SJeenu Viswambharan * Extract CPU revision and variant, and combine them into a single numeric for
17810bcd761SJeenu Viswambharan * easier comparison.
17910bcd761SJeenu Viswambharan */
18010bcd761SJeenu Viswambharan	.globl	cpu_get_rev_var
18110bcd761SJeenu Viswambharanfunc cpu_get_rev_var
18210bcd761SJeenu Viswambharan	ldcopr	r1, MIDR
18310bcd761SJeenu Viswambharan
18410bcd761SJeenu Viswambharan	/*
18510bcd761SJeenu Viswambharan	 * Extract the variant[23:20] and revision[3:0] from r1 and pack it in
18610bcd761SJeenu Viswambharan	 * r0[0:7] as variant[7:4] and revision[3:0]:
18710bcd761SJeenu Viswambharan	 *
18810bcd761SJeenu Viswambharan	 * First extract r1[23:16] to r0[7:0] and zero fill the rest. Then
18910bcd761SJeenu Viswambharan	 * extract r1[3:0] into r0[3:0] retaining other bits.
19010bcd761SJeenu Viswambharan	 */
19110bcd761SJeenu Viswambharan	ubfx	r0, r1, #(MIDR_VAR_SHIFT - MIDR_REV_BITS), #(MIDR_REV_BITS + MIDR_VAR_BITS)
19210bcd761SJeenu Viswambharan	bfi	r0, r1, #MIDR_REV_SHIFT, #MIDR_REV_BITS
19310bcd761SJeenu Viswambharan	bx	lr
19410bcd761SJeenu Viswambharanendfunc cpu_get_rev_var
19510bcd761SJeenu Viswambharan
19610bcd761SJeenu Viswambharan/*
19710bcd761SJeenu Viswambharan * Compare the CPU's revision-variant (r0) with a given value (r1), for errata
19810bcd761SJeenu Viswambharan * application purposes. If the revision-variant is less than or same as a given
19910bcd761SJeenu Viswambharan * value, indicates that errata applies; otherwise not.
20010bcd761SJeenu Viswambharan */
20110bcd761SJeenu Viswambharan	.globl	cpu_rev_var_ls
20210bcd761SJeenu Viswambharanfunc cpu_rev_var_ls
20310bcd761SJeenu Viswambharan	cmp	r0, r1
20410bcd761SJeenu Viswambharan	movls	r0, #ERRATA_APPLIES
20510bcd761SJeenu Viswambharan	movhi	r0, #ERRATA_NOT_APPLIES
20610bcd761SJeenu Viswambharan	bx	lr
20710bcd761SJeenu Viswambharanendfunc cpu_rev_var_ls
20810bcd761SJeenu Viswambharan
20910bcd761SJeenu Viswambharan#if REPORT_ERRATA
21010bcd761SJeenu Viswambharan/*
21110bcd761SJeenu Viswambharan * void print_errata_status(void);
21210bcd761SJeenu Viswambharan *
21310bcd761SJeenu Viswambharan * Function to print errata status for CPUs of its class. Must be called only:
21410bcd761SJeenu Viswambharan *
21510bcd761SJeenu Viswambharan *   - with MMU and data caches are enabled;
21610bcd761SJeenu Viswambharan *   - after cpu_ops have been initialized in per-CPU data.
21710bcd761SJeenu Viswambharan */
21810bcd761SJeenu Viswambharan	.globl print_errata_status
21910bcd761SJeenu Viswambharanfunc print_errata_status
22010bcd761SJeenu Viswambharan	push	{r4, lr}
22110bcd761SJeenu Viswambharan#ifdef IMAGE_BL1
22210bcd761SJeenu Viswambharan	/*
22310bcd761SJeenu Viswambharan	 * BL1 doesn't have per-CPU data. So retrieve the CPU operations
22410bcd761SJeenu Viswambharan	 * directly.
22510bcd761SJeenu Viswambharan	 */
22610bcd761SJeenu Viswambharan	bl	get_cpu_ops_ptr
22710bcd761SJeenu Viswambharan	ldr	r0, [r0, #CPU_ERRATA_FUNC]
22810bcd761SJeenu Viswambharan	cmp	r0, #0
22910bcd761SJeenu Viswambharan	blxne	r0
23010bcd761SJeenu Viswambharan#else
23110bcd761SJeenu Viswambharan	/*
23210bcd761SJeenu Viswambharan	 * Retrieve pointer to cpu_ops, and further, the errata printing
23310bcd761SJeenu Viswambharan	 * function. If it's non-NULL, jump to the function in turn.
23410bcd761SJeenu Viswambharan	 */
23510bcd761SJeenu Viswambharan	bl	_cpu_data
23610bcd761SJeenu Viswambharan	ldr	r1, [r0, #CPU_DATA_CPU_OPS_PTR]
23710bcd761SJeenu Viswambharan	ldr	r0, [r1, #CPU_ERRATA_FUNC]
23810bcd761SJeenu Viswambharan	cmp	r0, #0
23910bcd761SJeenu Viswambharan	beq	1f
24010bcd761SJeenu Viswambharan
24110bcd761SJeenu Viswambharan	mov	r4, r0
24210bcd761SJeenu Viswambharan
24310bcd761SJeenu Viswambharan	/*
24410bcd761SJeenu Viswambharan	 * Load pointers to errata lock and printed flag. Call
24510bcd761SJeenu Viswambharan	 * errata_needs_reporting to check whether this CPU needs to report
24610bcd761SJeenu Viswambharan	 * errata status pertaining to its class.
24710bcd761SJeenu Viswambharan	 */
24810bcd761SJeenu Viswambharan	ldr	r0, [r1, #CPU_ERRATA_LOCK]
24910bcd761SJeenu Viswambharan	ldr	r1, [r1, #CPU_ERRATA_PRINTED]
25010bcd761SJeenu Viswambharan	bl	errata_needs_reporting
25110bcd761SJeenu Viswambharan	cmp	r0, #0
25210bcd761SJeenu Viswambharan	blxne	r4
25310bcd761SJeenu Viswambharan1:
25410bcd761SJeenu Viswambharan#endif
25510bcd761SJeenu Viswambharan	pop	{r4, pc}
25610bcd761SJeenu Viswambharanendfunc print_errata_status
25710bcd761SJeenu Viswambharan#endif
258