14ecca339SDan Handley/* 21242b9a9SVarun Wadekar * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. 34ecca339SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 54ecca339SDan Handley */ 64ecca339SDan Handley 797043ac9SDan Handley#include <arch.h> 84ecca339SDan Handley#include <asm_macros.S> 9bc920128SSoby Mathew#include <assert_macros.S> 101242b9a9SVarun Wadekar#include <common/bl_common.h> 1109d40e0eSAntonio Nino Diaz#include <lib/xlat_tables/xlat_tables_defs.h> 124ecca339SDan Handley 13fdbc2934SAntonio Nino Diaz#if !ERROR_DEPRECATED 144ecca339SDan Handley .globl get_afflvl_shift 154ecca339SDan Handley .globl mpidr_mask_lower_afflvls 164ecca339SDan Handley .globl eret 17fdbc2934SAntonio Nino Diaz#endif /* ERROR_DEPRECATED */ 184ecca339SDan Handley .globl smc 194ecca339SDan Handley 20308d359bSDouglas Raillard .globl zero_normalmem 21308d359bSDouglas Raillard .globl zeromem 224ecca339SDan Handley .globl memcpy16 234ecca339SDan Handley 24ec0c8fdaSAntonio Nino Diaz .globl disable_mmu_el1 252f5dcfefSAndrew Thoelke .globl disable_mmu_el3 26ec0c8fdaSAntonio Nino Diaz .globl disable_mmu_icache_el1 272f5dcfefSAndrew Thoelke .globl disable_mmu_icache_el3 28931f7c61SSoby Mathew .globl fixup_gdt_reloc 295c3272a7SAndrew Thoelke#if SUPPORT_VFP 305c3272a7SAndrew Thoelke .globl enable_vfp 315c3272a7SAndrew Thoelke#endif 325c3272a7SAndrew Thoelke 33fdbc2934SAntonio Nino Diaz#if !ERROR_DEPRECATED 344ecca339SDan Handleyfunc get_afflvl_shift 354ecca339SDan Handley cmp x0, #3 364ecca339SDan Handley cinc x0, x0, eq 374ecca339SDan Handley mov x1, #MPIDR_AFFLVL_SHIFT 384ecca339SDan Handley lsl x0, x0, x1 394ecca339SDan Handley ret 408b779620SKévin Petitendfunc get_afflvl_shift 414ecca339SDan Handley 424ecca339SDan Handleyfunc mpidr_mask_lower_afflvls 434ecca339SDan Handley cmp x1, #3 444ecca339SDan Handley cinc x1, x1, eq 454ecca339SDan Handley mov x2, #MPIDR_AFFLVL_SHIFT 464ecca339SDan Handley lsl x2, x1, x2 474ecca339SDan Handley lsr x0, x0, x2 484ecca339SDan Handley lsl x0, x0, x2 494ecca339SDan Handley ret 508b779620SKévin Petitendfunc mpidr_mask_lower_afflvls 514ecca339SDan Handley 524ecca339SDan Handley 534ecca339SDan Handleyfunc eret 544ecca339SDan Handley eret 558b779620SKévin Petitendfunc eret 56fdbc2934SAntonio Nino Diaz#endif /* ERROR_DEPRECATED */ 574ecca339SDan Handley 584ecca339SDan Handleyfunc smc 594ecca339SDan Handley smc #0 608b779620SKévin Petitendfunc smc 614ecca339SDan Handley 624ecca339SDan Handley/* ----------------------------------------------------------------------- 63308d359bSDouglas Raillard * void zero_normalmem(void *mem, unsigned int length); 64308d359bSDouglas Raillard * 65308d359bSDouglas Raillard * Initialise a region in normal memory to 0. This functions complies with the 66308d359bSDouglas Raillard * AAPCS and can be called from C code. 67308d359bSDouglas Raillard * 68308d359bSDouglas Raillard * NOTE: MMU must be enabled when using this function as it can only operate on 69308d359bSDouglas Raillard * normal memory. It is intended to be mainly used from C code when MMU 70308d359bSDouglas Raillard * is usually enabled. 71308d359bSDouglas Raillard * ----------------------------------------------------------------------- 72308d359bSDouglas Raillard */ 73308d359bSDouglas Raillard.equ zero_normalmem, zeromem_dczva 74308d359bSDouglas Raillard 75308d359bSDouglas Raillard/* ----------------------------------------------------------------------- 76308d359bSDouglas Raillard * void zeromem(void *mem, unsigned int length); 77308d359bSDouglas Raillard * 78308d359bSDouglas Raillard * Initialise a region of device memory to 0. This functions complies with the 79308d359bSDouglas Raillard * AAPCS and can be called from C code. 80308d359bSDouglas Raillard * 81308d359bSDouglas Raillard * NOTE: When data caches and MMU are enabled, zero_normalmem can usually be 82308d359bSDouglas Raillard * used instead for faster zeroing. 83308d359bSDouglas Raillard * 84308d359bSDouglas Raillard * ----------------------------------------------------------------------- 85308d359bSDouglas Raillard */ 86308d359bSDouglas Raillardfunc zeromem 87308d359bSDouglas Raillard /* x2 is the address past the last zeroed address */ 88308d359bSDouglas Raillard add x2, x0, x1 89308d359bSDouglas Raillard /* 90308d359bSDouglas Raillard * Uses the fallback path that does not use DC ZVA instruction and 91308d359bSDouglas Raillard * therefore does not need enabled MMU 92308d359bSDouglas Raillard */ 93308d359bSDouglas Raillard b .Lzeromem_dczva_fallback_entry 94308d359bSDouglas Raillardendfunc zeromem 95308d359bSDouglas Raillard 96308d359bSDouglas Raillard/* ----------------------------------------------------------------------- 97308d359bSDouglas Raillard * void zeromem_dczva(void *mem, unsigned int length); 98308d359bSDouglas Raillard * 99308d359bSDouglas Raillard * Fill a region of normal memory of size "length" in bytes with null bytes. 100308d359bSDouglas Raillard * MMU must be enabled and the memory be of 101308d359bSDouglas Raillard * normal type. This is because this function internally uses the DC ZVA 102308d359bSDouglas Raillard * instruction, which generates an Alignment fault if used on any type of 103308d359bSDouglas Raillard * Device memory (see section D3.4.9 of the ARMv8 ARM, issue k). When the MMU 104308d359bSDouglas Raillard * is disabled, all memory behaves like Device-nGnRnE memory (see section 105308d359bSDouglas Raillard * D4.2.8), hence the requirement on the MMU being enabled. 106308d359bSDouglas Raillard * NOTE: The code assumes that the block size as defined in DCZID_EL0 107308d359bSDouglas Raillard * register is at least 16 bytes. 108308d359bSDouglas Raillard * 109308d359bSDouglas Raillard * ----------------------------------------------------------------------- 110308d359bSDouglas Raillard */ 111308d359bSDouglas Raillardfunc zeromem_dczva 112308d359bSDouglas Raillard 113308d359bSDouglas Raillard /* 114308d359bSDouglas Raillard * The function consists of a series of loops that zero memory one byte 115308d359bSDouglas Raillard * at a time, 16 bytes at a time or using the DC ZVA instruction to 116308d359bSDouglas Raillard * zero aligned block of bytes, which is assumed to be more than 16. 117308d359bSDouglas Raillard * In the case where the DC ZVA instruction cannot be used or if the 118308d359bSDouglas Raillard * first 16 bytes loop would overflow, there is fallback path that does 119308d359bSDouglas Raillard * not use DC ZVA. 120308d359bSDouglas Raillard * Note: The fallback path is also used by the zeromem function that 121308d359bSDouglas Raillard * branches to it directly. 122308d359bSDouglas Raillard * 123308d359bSDouglas Raillard * +---------+ zeromem_dczva 124308d359bSDouglas Raillard * | entry | 125308d359bSDouglas Raillard * +----+----+ 126308d359bSDouglas Raillard * | 127308d359bSDouglas Raillard * v 128308d359bSDouglas Raillard * +---------+ 129308d359bSDouglas Raillard * | checks |>o-------+ (If any check fails, fallback) 130308d359bSDouglas Raillard * +----+----+ | 131308d359bSDouglas Raillard * | |---------------+ 132308d359bSDouglas Raillard * v | Fallback path | 133308d359bSDouglas Raillard * +------+------+ |---------------+ 134308d359bSDouglas Raillard * | 1 byte loop | | 135308d359bSDouglas Raillard * +------+------+ .Lzeromem_dczva_initial_1byte_aligned_end 136308d359bSDouglas Raillard * | | 137308d359bSDouglas Raillard * v | 138308d359bSDouglas Raillard * +-------+-------+ | 139308d359bSDouglas Raillard * | 16 bytes loop | | 140308d359bSDouglas Raillard * +-------+-------+ | 141308d359bSDouglas Raillard * | | 142308d359bSDouglas Raillard * v | 143308d359bSDouglas Raillard * +------+------+ .Lzeromem_dczva_blocksize_aligned 144308d359bSDouglas Raillard * | DC ZVA loop | | 145308d359bSDouglas Raillard * +------+------+ | 146308d359bSDouglas Raillard * +--------+ | | 147308d359bSDouglas Raillard * | | | | 148308d359bSDouglas Raillard * | v v | 149308d359bSDouglas Raillard * | +-------+-------+ .Lzeromem_dczva_final_16bytes_aligned 150308d359bSDouglas Raillard * | | 16 bytes loop | | 151308d359bSDouglas Raillard * | +-------+-------+ | 152308d359bSDouglas Raillard * | | | 153308d359bSDouglas Raillard * | v | 154308d359bSDouglas Raillard * | +------+------+ .Lzeromem_dczva_final_1byte_aligned 155308d359bSDouglas Raillard * | | 1 byte loop | | 156308d359bSDouglas Raillard * | +-------------+ | 157308d359bSDouglas Raillard * | | | 158308d359bSDouglas Raillard * | v | 159308d359bSDouglas Raillard * | +---+--+ | 160308d359bSDouglas Raillard * | | exit | | 161308d359bSDouglas Raillard * | +------+ | 162308d359bSDouglas Raillard * | | 163308d359bSDouglas Raillard * | +--------------+ +------------------+ zeromem 164308d359bSDouglas Raillard * | | +----------------| zeromem function | 165308d359bSDouglas Raillard * | | | +------------------+ 166308d359bSDouglas Raillard * | v v 167308d359bSDouglas Raillard * | +-------------+ .Lzeromem_dczva_fallback_entry 168308d359bSDouglas Raillard * | | 1 byte loop | 169308d359bSDouglas Raillard * | +------+------+ 170308d359bSDouglas Raillard * | | 171308d359bSDouglas Raillard * +-----------+ 172308d359bSDouglas Raillard */ 173308d359bSDouglas Raillard 174308d359bSDouglas Raillard /* 175308d359bSDouglas Raillard * Readable names for registers 176308d359bSDouglas Raillard * 177308d359bSDouglas Raillard * Registers x0, x1 and x2 are also set by zeromem which 178308d359bSDouglas Raillard * branches into the fallback path directly, so cursor, length and 179308d359bSDouglas Raillard * stop_address should not be retargeted to other registers. 180308d359bSDouglas Raillard */ 181308d359bSDouglas Raillard cursor .req x0 /* Start address and then current address */ 182308d359bSDouglas Raillard length .req x1 /* Length in bytes of the region to zero out */ 183308d359bSDouglas Raillard /* Reusing x1 as length is never used after block_mask is set */ 184308d359bSDouglas Raillard block_mask .req x1 /* Bitmask of the block size read in DCZID_EL0 */ 185308d359bSDouglas Raillard stop_address .req x2 /* Address past the last zeroed byte */ 186308d359bSDouglas Raillard block_size .req x3 /* Size of a block in bytes as read in DCZID_EL0 */ 187308d359bSDouglas Raillard tmp1 .req x4 188308d359bSDouglas Raillard tmp2 .req x5 189308d359bSDouglas Raillard 190044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS 191308d359bSDouglas Raillard /* 192308d359bSDouglas Raillard * Check for M bit (MMU enabled) of the current SCTLR_EL(1|3) 193308d359bSDouglas Raillard * register value and panic if the MMU is disabled. 194308d359bSDouglas Raillard */ 19579c7e728SMasahiro Yamada#if defined(IMAGE_BL1) || defined(IMAGE_BL31) || (defined(IMAGE_BL2) && BL2_AT_EL3) 196308d359bSDouglas Raillard mrs tmp1, sctlr_el3 197308d359bSDouglas Raillard#else 198308d359bSDouglas Raillard mrs tmp1, sctlr_el1 199308d359bSDouglas Raillard#endif 200308d359bSDouglas Raillard 201308d359bSDouglas Raillard tst tmp1, #SCTLR_M_BIT 202308d359bSDouglas Raillard ASM_ASSERT(ne) 203044bb2faSAntonio Nino Diaz#endif /* ENABLE_ASSERTIONS */ 204308d359bSDouglas Raillard 205308d359bSDouglas Raillard /* stop_address is the address past the last to zero */ 206308d359bSDouglas Raillard add stop_address, cursor, length 207308d359bSDouglas Raillard 208308d359bSDouglas Raillard /* 209308d359bSDouglas Raillard * Get block_size = (log2(<block size>) >> 2) (see encoding of 210308d359bSDouglas Raillard * dczid_el0 reg) 211308d359bSDouglas Raillard */ 212308d359bSDouglas Raillard mrs block_size, dczid_el0 213308d359bSDouglas Raillard 214308d359bSDouglas Raillard /* 215308d359bSDouglas Raillard * Select the 4 lowest bits and convert the extracted log2(<block size 216308d359bSDouglas Raillard * in words>) to <block size in bytes> 217308d359bSDouglas Raillard */ 218308d359bSDouglas Raillard ubfx block_size, block_size, #0, #4 219308d359bSDouglas Raillard mov tmp2, #(1 << 2) 220308d359bSDouglas Raillard lsl block_size, tmp2, block_size 221308d359bSDouglas Raillard 222044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS 223308d359bSDouglas Raillard /* 224308d359bSDouglas Raillard * Assumes block size is at least 16 bytes to avoid manual realignment 225308d359bSDouglas Raillard * of the cursor at the end of the DCZVA loop. 226308d359bSDouglas Raillard */ 227308d359bSDouglas Raillard cmp block_size, #16 228308d359bSDouglas Raillard ASM_ASSERT(hs) 229308d359bSDouglas Raillard#endif 230308d359bSDouglas Raillard /* 231308d359bSDouglas Raillard * Not worth doing all the setup for a region less than a block and 232308d359bSDouglas Raillard * protects against zeroing a whole block when the area to zero is 233308d359bSDouglas Raillard * smaller than that. Also, as it is assumed that the block size is at 234308d359bSDouglas Raillard * least 16 bytes, this also protects the initial aligning loops from 235308d359bSDouglas Raillard * trying to zero 16 bytes when length is less than 16. 236308d359bSDouglas Raillard */ 237308d359bSDouglas Raillard cmp length, block_size 238308d359bSDouglas Raillard b.lo .Lzeromem_dczva_fallback_entry 239308d359bSDouglas Raillard 240308d359bSDouglas Raillard /* 241308d359bSDouglas Raillard * Calculate the bitmask of the block alignment. It will never 242308d359bSDouglas Raillard * underflow as the block size is between 4 bytes and 2kB. 243308d359bSDouglas Raillard * block_mask = block_size - 1 244308d359bSDouglas Raillard */ 245308d359bSDouglas Raillard sub block_mask, block_size, #1 246308d359bSDouglas Raillard 247308d359bSDouglas Raillard /* 248308d359bSDouglas Raillard * length alias should not be used after this point unless it is 249308d359bSDouglas Raillard * defined as a register other than block_mask's. 250308d359bSDouglas Raillard */ 251308d359bSDouglas Raillard .unreq length 252308d359bSDouglas Raillard 253308d359bSDouglas Raillard /* 254308d359bSDouglas Raillard * If the start address is already aligned to zero block size, go 255308d359bSDouglas Raillard * straight to the cache zeroing loop. This is safe because at this 256308d359bSDouglas Raillard * point, the length cannot be smaller than a block size. 257308d359bSDouglas Raillard */ 258308d359bSDouglas Raillard tst cursor, block_mask 259308d359bSDouglas Raillard b.eq .Lzeromem_dczva_blocksize_aligned 260308d359bSDouglas Raillard 261308d359bSDouglas Raillard /* 262308d359bSDouglas Raillard * Calculate the first block-size-aligned address. It is assumed that 263308d359bSDouglas Raillard * the zero block size is at least 16 bytes. This address is the last 264308d359bSDouglas Raillard * address of this initial loop. 265308d359bSDouglas Raillard */ 266308d359bSDouglas Raillard orr tmp1, cursor, block_mask 267308d359bSDouglas Raillard add tmp1, tmp1, #1 268308d359bSDouglas Raillard 269308d359bSDouglas Raillard /* 270308d359bSDouglas Raillard * If the addition overflows, skip the cache zeroing loops. This is 271308d359bSDouglas Raillard * quite unlikely however. 272308d359bSDouglas Raillard */ 273308d359bSDouglas Raillard cbz tmp1, .Lzeromem_dczva_fallback_entry 274308d359bSDouglas Raillard 275308d359bSDouglas Raillard /* 276308d359bSDouglas Raillard * If the first block-size-aligned address is past the last address, 277308d359bSDouglas Raillard * fallback to the simpler code. 278308d359bSDouglas Raillard */ 279308d359bSDouglas Raillard cmp tmp1, stop_address 280308d359bSDouglas Raillard b.hi .Lzeromem_dczva_fallback_entry 281308d359bSDouglas Raillard 282308d359bSDouglas Raillard /* 283308d359bSDouglas Raillard * If the start address is already aligned to 16 bytes, skip this loop. 284308d359bSDouglas Raillard * It is safe to do this because tmp1 (the stop address of the initial 285308d359bSDouglas Raillard * 16 bytes loop) will never be greater than the final stop address. 286308d359bSDouglas Raillard */ 287308d359bSDouglas Raillard tst cursor, #0xf 288308d359bSDouglas Raillard b.eq .Lzeromem_dczva_initial_1byte_aligned_end 289308d359bSDouglas Raillard 290308d359bSDouglas Raillard /* Calculate the next address aligned to 16 bytes */ 291308d359bSDouglas Raillard orr tmp2, cursor, #0xf 292308d359bSDouglas Raillard add tmp2, tmp2, #1 293308d359bSDouglas Raillard /* If it overflows, fallback to the simple path (unlikely) */ 294308d359bSDouglas Raillard cbz tmp2, .Lzeromem_dczva_fallback_entry 295308d359bSDouglas Raillard /* 296308d359bSDouglas Raillard * Next aligned address cannot be after the stop address because the 297308d359bSDouglas Raillard * length cannot be smaller than 16 at this point. 298308d359bSDouglas Raillard */ 299308d359bSDouglas Raillard 300308d359bSDouglas Raillard /* First loop: zero byte per byte */ 301308d359bSDouglas Raillard1: 302308d359bSDouglas Raillard strb wzr, [cursor], #1 303308d359bSDouglas Raillard cmp cursor, tmp2 304308d359bSDouglas Raillard b.ne 1b 305308d359bSDouglas Raillard.Lzeromem_dczva_initial_1byte_aligned_end: 306308d359bSDouglas Raillard 307308d359bSDouglas Raillard /* 308308d359bSDouglas Raillard * Second loop: we need to zero 16 bytes at a time from cursor to tmp1 309308d359bSDouglas Raillard * before being able to use the code that deals with block-size-aligned 310308d359bSDouglas Raillard * addresses. 311308d359bSDouglas Raillard */ 312308d359bSDouglas Raillard cmp cursor, tmp1 313308d359bSDouglas Raillard b.hs 2f 314308d359bSDouglas Raillard1: 315308d359bSDouglas Raillard stp xzr, xzr, [cursor], #16 316308d359bSDouglas Raillard cmp cursor, tmp1 317308d359bSDouglas Raillard b.lo 1b 318308d359bSDouglas Raillard2: 319308d359bSDouglas Raillard 320308d359bSDouglas Raillard /* 321308d359bSDouglas Raillard * Third loop: zero a block at a time using DC ZVA cache block zeroing 322308d359bSDouglas Raillard * instruction. 323308d359bSDouglas Raillard */ 324308d359bSDouglas Raillard.Lzeromem_dczva_blocksize_aligned: 325308d359bSDouglas Raillard /* 326308d359bSDouglas Raillard * Calculate the last block-size-aligned address. If the result equals 327308d359bSDouglas Raillard * to the start address, the loop will exit immediately. 328308d359bSDouglas Raillard */ 329308d359bSDouglas Raillard bic tmp1, stop_address, block_mask 330308d359bSDouglas Raillard 331308d359bSDouglas Raillard cmp cursor, tmp1 332308d359bSDouglas Raillard b.hs 2f 333308d359bSDouglas Raillard1: 334308d359bSDouglas Raillard /* Zero the block containing the cursor */ 335308d359bSDouglas Raillard dc zva, cursor 336308d359bSDouglas Raillard /* Increment the cursor by the size of a block */ 337308d359bSDouglas Raillard add cursor, cursor, block_size 338308d359bSDouglas Raillard cmp cursor, tmp1 339308d359bSDouglas Raillard b.lo 1b 340308d359bSDouglas Raillard2: 341308d359bSDouglas Raillard 342308d359bSDouglas Raillard /* 343308d359bSDouglas Raillard * Fourth loop: zero 16 bytes at a time and then byte per byte the 344308d359bSDouglas Raillard * remaining area 345308d359bSDouglas Raillard */ 346308d359bSDouglas Raillard.Lzeromem_dczva_final_16bytes_aligned: 347308d359bSDouglas Raillard /* 348308d359bSDouglas Raillard * Calculate the last 16 bytes aligned address. It is assumed that the 349308d359bSDouglas Raillard * block size will never be smaller than 16 bytes so that the current 350308d359bSDouglas Raillard * cursor is aligned to at least 16 bytes boundary. 351308d359bSDouglas Raillard */ 352308d359bSDouglas Raillard bic tmp1, stop_address, #15 353308d359bSDouglas Raillard 354308d359bSDouglas Raillard cmp cursor, tmp1 355308d359bSDouglas Raillard b.hs 2f 356308d359bSDouglas Raillard1: 357308d359bSDouglas Raillard stp xzr, xzr, [cursor], #16 358308d359bSDouglas Raillard cmp cursor, tmp1 359308d359bSDouglas Raillard b.lo 1b 360308d359bSDouglas Raillard2: 361308d359bSDouglas Raillard 362308d359bSDouglas Raillard /* Fifth and final loop: zero byte per byte */ 363308d359bSDouglas Raillard.Lzeromem_dczva_final_1byte_aligned: 364308d359bSDouglas Raillard cmp cursor, stop_address 365308d359bSDouglas Raillard b.eq 2f 366308d359bSDouglas Raillard1: 367308d359bSDouglas Raillard strb wzr, [cursor], #1 368308d359bSDouglas Raillard cmp cursor, stop_address 369308d359bSDouglas Raillard b.ne 1b 370308d359bSDouglas Raillard2: 371308d359bSDouglas Raillard ret 372308d359bSDouglas Raillard 373308d359bSDouglas Raillard /* Fallback for unaligned start addresses */ 374308d359bSDouglas Raillard.Lzeromem_dczva_fallback_entry: 375308d359bSDouglas Raillard /* 376308d359bSDouglas Raillard * If the start address is already aligned to 16 bytes, skip this loop. 377308d359bSDouglas Raillard */ 378308d359bSDouglas Raillard tst cursor, #0xf 379308d359bSDouglas Raillard b.eq .Lzeromem_dczva_final_16bytes_aligned 380308d359bSDouglas Raillard 381308d359bSDouglas Raillard /* Calculate the next address aligned to 16 bytes */ 382308d359bSDouglas Raillard orr tmp1, cursor, #15 383308d359bSDouglas Raillard add tmp1, tmp1, #1 384308d359bSDouglas Raillard /* If it overflows, fallback to byte per byte zeroing */ 385308d359bSDouglas Raillard cbz tmp1, .Lzeromem_dczva_final_1byte_aligned 386308d359bSDouglas Raillard /* If the next aligned address is after the stop address, fall back */ 387308d359bSDouglas Raillard cmp tmp1, stop_address 388308d359bSDouglas Raillard b.hs .Lzeromem_dczva_final_1byte_aligned 389308d359bSDouglas Raillard 390308d359bSDouglas Raillard /* Fallback entry loop: zero byte per byte */ 391308d359bSDouglas Raillard1: 392308d359bSDouglas Raillard strb wzr, [cursor], #1 393308d359bSDouglas Raillard cmp cursor, tmp1 394308d359bSDouglas Raillard b.ne 1b 395308d359bSDouglas Raillard 396308d359bSDouglas Raillard b .Lzeromem_dczva_final_16bytes_aligned 397308d359bSDouglas Raillard 398308d359bSDouglas Raillard .unreq cursor 399308d359bSDouglas Raillard /* 400308d359bSDouglas Raillard * length is already unreq'ed to reuse the register for another 401308d359bSDouglas Raillard * variable. 402308d359bSDouglas Raillard */ 403308d359bSDouglas Raillard .unreq stop_address 404308d359bSDouglas Raillard .unreq block_size 405308d359bSDouglas Raillard .unreq block_mask 406308d359bSDouglas Raillard .unreq tmp1 407308d359bSDouglas Raillard .unreq tmp2 408308d359bSDouglas Raillardendfunc zeromem_dczva 4094ecca339SDan Handley 4104ecca339SDan Handley/* -------------------------------------------------------------------------- 4114ecca339SDan Handley * void memcpy16(void *dest, const void *src, unsigned int length) 4124ecca339SDan Handley * 4134ecca339SDan Handley * Copy length bytes from memory area src to memory area dest. 4144ecca339SDan Handley * The memory areas should not overlap. 4154ecca339SDan Handley * Destination and source addresses must be 16-byte aligned. 4164ecca339SDan Handley * -------------------------------------------------------------------------- 4174ecca339SDan Handley */ 4184ecca339SDan Handleyfunc memcpy16 419044bb2faSAntonio Nino Diaz#if ENABLE_ASSERTIONS 420bc920128SSoby Mathew orr x3, x0, x1 421bc920128SSoby Mathew tst x3, #0xf 422bc920128SSoby Mathew ASM_ASSERT(eq) 423bc920128SSoby Mathew#endif 4244ecca339SDan Handley/* copy 16 bytes at a time */ 4254ecca339SDan Handleym_loop16: 4264ecca339SDan Handley cmp x2, #16 427ea926532SDouglas Raillard b.lo m_loop1 4284ecca339SDan Handley ldp x3, x4, [x1], #16 4294ecca339SDan Handley stp x3, x4, [x0], #16 4304ecca339SDan Handley sub x2, x2, #16 4314ecca339SDan Handley b m_loop16 4324ecca339SDan Handley/* copy byte per byte */ 4334ecca339SDan Handleym_loop1: 4344ecca339SDan Handley cbz x2, m_end 4354ecca339SDan Handley ldrb w3, [x1], #1 4364ecca339SDan Handley strb w3, [x0], #1 4374ecca339SDan Handley subs x2, x2, #1 4384ecca339SDan Handley b.ne m_loop1 4398b779620SKévin Petitm_end: 4408b779620SKévin Petit ret 4418b779620SKévin Petitendfunc memcpy16 4422f5dcfefSAndrew Thoelke 4432f5dcfefSAndrew Thoelke/* --------------------------------------------------------------------------- 4442f5dcfefSAndrew Thoelke * Disable the MMU at EL3 4452f5dcfefSAndrew Thoelke * --------------------------------------------------------------------------- 4462f5dcfefSAndrew Thoelke */ 4472f5dcfefSAndrew Thoelke 4482f5dcfefSAndrew Thoelkefunc disable_mmu_el3 4492f5dcfefSAndrew Thoelke mov x1, #(SCTLR_M_BIT | SCTLR_C_BIT) 450ec0c8fdaSAntonio Nino Diazdo_disable_mmu_el3: 4512f5dcfefSAndrew Thoelke mrs x0, sctlr_el3 4522f5dcfefSAndrew Thoelke bic x0, x0, x1 4532f5dcfefSAndrew Thoelke msr sctlr_el3, x0 454ec0c8fdaSAntonio Nino Diaz isb /* ensure MMU is off */ 45554dc71e7SAchin Gupta dsb sy 45654dc71e7SAchin Gupta ret 4578b779620SKévin Petitendfunc disable_mmu_el3 4582f5dcfefSAndrew Thoelke 4592f5dcfefSAndrew Thoelke 4602f5dcfefSAndrew Thoelkefunc disable_mmu_icache_el3 4612f5dcfefSAndrew Thoelke mov x1, #(SCTLR_M_BIT | SCTLR_C_BIT | SCTLR_I_BIT) 462ec0c8fdaSAntonio Nino Diaz b do_disable_mmu_el3 4638b779620SKévin Petitendfunc disable_mmu_icache_el3 4642f5dcfefSAndrew Thoelke 4655c3272a7SAndrew Thoelke/* --------------------------------------------------------------------------- 466ec0c8fdaSAntonio Nino Diaz * Disable the MMU at EL1 467ec0c8fdaSAntonio Nino Diaz * --------------------------------------------------------------------------- 468ec0c8fdaSAntonio Nino Diaz */ 469ec0c8fdaSAntonio Nino Diaz 470ec0c8fdaSAntonio Nino Diazfunc disable_mmu_el1 471ec0c8fdaSAntonio Nino Diaz mov x1, #(SCTLR_M_BIT | SCTLR_C_BIT) 472ec0c8fdaSAntonio Nino Diazdo_disable_mmu_el1: 473ec0c8fdaSAntonio Nino Diaz mrs x0, sctlr_el1 474ec0c8fdaSAntonio Nino Diaz bic x0, x0, x1 475ec0c8fdaSAntonio Nino Diaz msr sctlr_el1, x0 476ec0c8fdaSAntonio Nino Diaz isb /* ensure MMU is off */ 477ec0c8fdaSAntonio Nino Diaz dsb sy 478ec0c8fdaSAntonio Nino Diaz ret 479ec0c8fdaSAntonio Nino Diazendfunc disable_mmu_el1 480ec0c8fdaSAntonio Nino Diaz 481ec0c8fdaSAntonio Nino Diaz 482ec0c8fdaSAntonio Nino Diazfunc disable_mmu_icache_el1 483ec0c8fdaSAntonio Nino Diaz mov x1, #(SCTLR_M_BIT | SCTLR_C_BIT | SCTLR_I_BIT) 484ec0c8fdaSAntonio Nino Diaz b do_disable_mmu_el1 485ec0c8fdaSAntonio Nino Diazendfunc disable_mmu_icache_el1 486ec0c8fdaSAntonio Nino Diaz 487ec0c8fdaSAntonio Nino Diaz/* --------------------------------------------------------------------------- 4885c3272a7SAndrew Thoelke * Enable the use of VFP at EL3 4895c3272a7SAndrew Thoelke * --------------------------------------------------------------------------- 4905c3272a7SAndrew Thoelke */ 4915c3272a7SAndrew Thoelke#if SUPPORT_VFP 4925c3272a7SAndrew Thoelkefunc enable_vfp 4935c3272a7SAndrew Thoelke mrs x0, cpacr_el1 4945c3272a7SAndrew Thoelke orr x0, x0, #CPACR_VFP_BITS 4955c3272a7SAndrew Thoelke msr cpacr_el1, x0 4965c3272a7SAndrew Thoelke mrs x0, cptr_el3 4975c3272a7SAndrew Thoelke mov x1, #AARCH64_CPTR_TFP 4985c3272a7SAndrew Thoelke bic x0, x0, x1 4995c3272a7SAndrew Thoelke msr cptr_el3, x0 5005c3272a7SAndrew Thoelke isb 5015c3272a7SAndrew Thoelke ret 5028b779620SKévin Petitendfunc enable_vfp 5035c3272a7SAndrew Thoelke#endif 504931f7c61SSoby Mathew 505931f7c61SSoby Mathew/* --------------------------------------------------------------------------- 506931f7c61SSoby Mathew * Helper to fixup Global Descriptor table (GDT) and dynamic relocations 507931f7c61SSoby Mathew * (.rela.dyn) at runtime. 508931f7c61SSoby Mathew * 509931f7c61SSoby Mathew * This function is meant to be used when the firmware is compiled with -fpie 510931f7c61SSoby Mathew * and linked with -pie options. We rely on the linker script exporting 511931f7c61SSoby Mathew * appropriate markers for start and end of the section. For GOT, we 512931f7c61SSoby Mathew * expect __GOT_START__ and __GOT_END__. Similarly for .rela.dyn, we expect 513931f7c61SSoby Mathew * __RELA_START__ and __RELA_END__. 514931f7c61SSoby Mathew * 515931f7c61SSoby Mathew * The function takes the limits of the memory to apply fixups to as 516931f7c61SSoby Mathew * arguments (which is usually the limits of the relocable BL image). 517931f7c61SSoby Mathew * x0 - the start of the fixup region 518931f7c61SSoby Mathew * x1 - the limit of the fixup region 519931f7c61SSoby Mathew * These addresses have to be page (4KB aligned). 520931f7c61SSoby Mathew * --------------------------------------------------------------------------- 521931f7c61SSoby Mathew */ 522931f7c61SSoby Mathewfunc fixup_gdt_reloc 523931f7c61SSoby Mathew mov x6, x0 524931f7c61SSoby Mathew mov x7, x1 525931f7c61SSoby Mathew 526931f7c61SSoby Mathew /* Test if the limits are 4K aligned */ 527931f7c61SSoby Mathew#if ENABLE_ASSERTIONS 528931f7c61SSoby Mathew orr x0, x0, x1 529931f7c61SSoby Mathew tst x0, #(PAGE_SIZE - 1) 530931f7c61SSoby Mathew ASM_ASSERT(eq) 531931f7c61SSoby Mathew#endif 532931f7c61SSoby Mathew /* 533931f7c61SSoby Mathew * Calculate the offset based on return address in x30. 534*c5da062cSLouis Mayencourt * Assume that this function is called within a page at the start of 535*c5da062cSLouis Mayencourt * fixup region. 536931f7c61SSoby Mathew */ 537931f7c61SSoby Mathew and x2, x30, #~(PAGE_SIZE - 1) 538931f7c61SSoby Mathew sub x0, x2, x6 /* Diff(S) = Current Address - Compiled Address */ 539931f7c61SSoby Mathew 540931f7c61SSoby Mathew adrp x1, __GOT_START__ 541931f7c61SSoby Mathew add x1, x1, :lo12:__GOT_START__ 542931f7c61SSoby Mathew adrp x2, __GOT_END__ 543931f7c61SSoby Mathew add x2, x2, :lo12:__GOT_END__ 544931f7c61SSoby Mathew 545931f7c61SSoby Mathew /* 546931f7c61SSoby Mathew * GOT is an array of 64_bit addresses which must be fixed up as 547931f7c61SSoby Mathew * new_addr = old_addr + Diff(S). 548931f7c61SSoby Mathew * The new_addr is the address currently the binary is executing from 549931f7c61SSoby Mathew * and old_addr is the address at compile time. 550931f7c61SSoby Mathew */ 551931f7c61SSoby Mathew1: 552931f7c61SSoby Mathew ldr x3, [x1] 553931f7c61SSoby Mathew /* Skip adding offset if address is < lower limit */ 554931f7c61SSoby Mathew cmp x3, x6 555931f7c61SSoby Mathew b.lo 2f 556931f7c61SSoby Mathew /* Skip adding offset if address is >= upper limit */ 557931f7c61SSoby Mathew cmp x3, x7 558931f7c61SSoby Mathew b.ge 2f 559931f7c61SSoby Mathew add x3, x3, x0 560931f7c61SSoby Mathew str x3, [x1] 561931f7c61SSoby Mathew2: 562931f7c61SSoby Mathew add x1, x1, #8 563931f7c61SSoby Mathew cmp x1, x2 564931f7c61SSoby Mathew b.lo 1b 565931f7c61SSoby Mathew 566931f7c61SSoby Mathew /* Starting dynamic relocations. Use adrp/adr to get RELA_START and END */ 567931f7c61SSoby Mathew adrp x1, __RELA_START__ 568931f7c61SSoby Mathew add x1, x1, :lo12:__RELA_START__ 569931f7c61SSoby Mathew adrp x2, __RELA_END__ 570931f7c61SSoby Mathew add x2, x2, :lo12:__RELA_END__ 571931f7c61SSoby Mathew /* 572931f7c61SSoby Mathew * According to ELF-64 specification, the RELA data structure is as 573931f7c61SSoby Mathew * follows: 574931f7c61SSoby Mathew * typedef struct 575931f7c61SSoby Mathew * { 576931f7c61SSoby Mathew * Elf64_Addr r_offset; 577931f7c61SSoby Mathew * Elf64_Xword r_info; 578931f7c61SSoby Mathew * Elf64_Sxword r_addend; 579931f7c61SSoby Mathew * } Elf64_Rela; 580931f7c61SSoby Mathew * 581931f7c61SSoby Mathew * r_offset is address of reference 582931f7c61SSoby Mathew * r_info is symbol index and type of relocation (in this case 583*c5da062cSLouis Mayencourt * 0x403 which corresponds to R_AARCH64_RELATIVE). 584931f7c61SSoby Mathew * r_addend is constant part of expression. 585931f7c61SSoby Mathew * 586931f7c61SSoby Mathew * Size of Elf64_Rela structure is 24 bytes. 587931f7c61SSoby Mathew */ 588931f7c61SSoby Mathew1: 589*c5da062cSLouis Mayencourt /* Assert that the relocation type is R_AARCH64_RELATIVE */ 590931f7c61SSoby Mathew#if ENABLE_ASSERTIONS 591931f7c61SSoby Mathew ldr x3, [x1, #8] 592931f7c61SSoby Mathew cmp x3, #0x403 593931f7c61SSoby Mathew ASM_ASSERT(eq) 594931f7c61SSoby Mathew#endif 595931f7c61SSoby Mathew ldr x3, [x1] /* r_offset */ 596931f7c61SSoby Mathew add x3, x0, x3 597931f7c61SSoby Mathew ldr x4, [x1, #16] /* r_addend */ 598931f7c61SSoby Mathew 599931f7c61SSoby Mathew /* Skip adding offset if r_addend is < lower limit */ 600931f7c61SSoby Mathew cmp x4, x6 601931f7c61SSoby Mathew b.lo 2f 602931f7c61SSoby Mathew /* Skip adding offset if r_addend entry is >= upper limit */ 603931f7c61SSoby Mathew cmp x4, x7 604931f7c61SSoby Mathew b.ge 2f 605931f7c61SSoby Mathew 606931f7c61SSoby Mathew add x4, x0, x4 /* Diff(S) + r_addend */ 607931f7c61SSoby Mathew str x4, [x3] 608931f7c61SSoby Mathew 609931f7c61SSoby Mathew2: add x1, x1, #24 610931f7c61SSoby Mathew cmp x1, x2 611931f7c61SSoby Mathew b.lo 1b 612931f7c61SSoby Mathew 613931f7c61SSoby Mathew ret 614931f7c61SSoby Mathewendfunc fixup_gdt_reloc 615