1e62748e3SManish V Badarkhe /* 2c86cfa35SStuart Yoder * Copyright (c) 2022-2024 Arm Limited. All rights reserved. 3e62748e3SManish V Badarkhe * 4e62748e3SManish V Badarkhe * SPDX-License-Identifier: BSD-3-Clause 5e62748e3SManish V Badarkhe * 6e62748e3SManish V Badarkhe * DRTM service 7e62748e3SManish V Badarkhe * 8e62748e3SManish V Badarkhe * Authors: 9e62748e3SManish V Badarkhe * Lucian Paul-Trifu <lucian.paultrifu@gmail.com> 10e62748e3SManish V Badarkhe * Brian Nezvadovitz <brinez@microsoft.com> 2021-02-01 11e62748e3SManish V Badarkhe * 12e62748e3SManish V Badarkhe */ 13e62748e3SManish V Badarkhe 14e62748e3SManish V Badarkhe #ifndef ARM_DRTM_SVC_H 15e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_H 16e62748e3SManish V Badarkhe 17e62748e3SManish V Badarkhe /* 18e62748e3SManish V Badarkhe * SMC function IDs for DRTM Service 19e62748e3SManish V Badarkhe * Upper word bits set: Fast call, SMC64, Standard Secure Svc. Call (OEN = 4) 20e62748e3SManish V Badarkhe */ 21e62748e3SManish V Badarkhe #define DRTM_FID(func_num) \ 22e62748e3SManish V Badarkhe ((SMC_TYPE_FAST << FUNCID_TYPE_SHIFT) | \ 23e62748e3SManish V Badarkhe (SMC_64 << FUNCID_CC_SHIFT) | \ 24e62748e3SManish V Badarkhe (OEN_STD_START << FUNCID_OEN_SHIFT) | \ 25e62748e3SManish V Badarkhe ((func_num) << FUNCID_NUM_SHIFT)) 26e62748e3SManish V Badarkhe 27e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_VERSION U(0x110) 28e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_FEATURES U(0x111) 29e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_UNPROTECT_MEM U(0x113) 30e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_DYNAMIC_LAUNCH U(0x114) 31e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_CLOSE_LOCALITY U(0x115) 32e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_GET_ERROR U(0x116) 33e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_SET_ERROR U(0x117) 34e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_SET_TCB_HASH U(0x118) 35e62748e3SManish V Badarkhe #define DRTM_FNUM_SVC_LOCK_TCB_HASH U(0x119) 36e62748e3SManish V Badarkhe 37e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_VERSION DRTM_FID(DRTM_FNUM_SVC_VERSION) 38e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_FEATURES DRTM_FID(DRTM_FNUM_SVC_FEATURES) 39e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_UNPROTECT_MEM DRTM_FID(DRTM_FNUM_SVC_UNPROTECT_MEM) 40e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_DYNAMIC_LAUNCH DRTM_FID(DRTM_FNUM_SVC_DYNAMIC_LAUNCH) 41e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_CLOSE_LOCALITY DRTM_FID(DRTM_FNUM_SVC_CLOSE_LOCALITY) 42e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_GET_ERROR DRTM_FID(DRTM_FNUM_SVC_GET_ERROR) 43e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_SET_ERROR DRTM_FID(DRTM_FNUM_SVC_SET_ERROR) 44e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_SET_TCB_HASH DRTM_FID(DRTM_FNUM_SVC_SET_TCB_HASH) 45e62748e3SManish V Badarkhe #define ARM_DRTM_SVC_LOCK_TCB_HASH DRTM_FID(DRTM_FNUM_SVC_LOCK_TCB_HASH) 46e62748e3SManish V Badarkhe 47e9467afbSManish V Badarkhe #define ARM_DRTM_FEATURES_TPM U(0x1) 48e9467afbSManish V Badarkhe #define ARM_DRTM_FEATURES_MEM_REQ U(0x2) 49e9467afbSManish V Badarkhe #define ARM_DRTM_FEATURES_DMA_PROT U(0x3) 50e9467afbSManish V Badarkhe #define ARM_DRTM_FEATURES_BOOT_PE_ID U(0x4) 51e9467afbSManish V Badarkhe #define ARM_DRTM_FEATURES_TCB_HASHES U(0x5) 52e9467afbSManish V Badarkhe 53e62748e3SManish V Badarkhe #define is_drtm_fid(_fid) \ 54e62748e3SManish V Badarkhe (((_fid) >= ARM_DRTM_SVC_VERSION) && ((_fid) <= ARM_DRTM_SVC_LOCK_TCB_HASH)) 55e62748e3SManish V Badarkhe 56e62748e3SManish V Badarkhe /* ARM DRTM Service Calls version numbers */ 57*9c36b900SStuart Yoder #define ARM_DRTM_VERSION_MAJOR U(1) 58e62748e3SManish V Badarkhe #define ARM_DRTM_VERSION_MAJOR_SHIFT 16 59e62748e3SManish V Badarkhe #define ARM_DRTM_VERSION_MAJOR_MASK U(0x7FFF) 60*9c36b900SStuart Yoder #define ARM_DRTM_VERSION_MINOR U(0) 61e62748e3SManish V Badarkhe #define ARM_DRTM_VERSION_MINOR_SHIFT 0 62e62748e3SManish V Badarkhe #define ARM_DRTM_VERSION_MINOR_MASK U(0xFFFF) 63e62748e3SManish V Badarkhe 64e62748e3SManish V Badarkhe #define ARM_DRTM_VERSION \ 65e62748e3SManish V Badarkhe ((((ARM_DRTM_VERSION_MAJOR) & ARM_DRTM_VERSION_MAJOR_MASK) << \ 66e62748e3SManish V Badarkhe ARM_DRTM_VERSION_MAJOR_SHIFT) \ 67e62748e3SManish V Badarkhe | (((ARM_DRTM_VERSION_MINOR) & ARM_DRTM_VERSION_MINOR_MASK) << \ 68e62748e3SManish V Badarkhe ARM_DRTM_VERSION_MINOR_SHIFT)) 69e62748e3SManish V Badarkhe 70e62748e3SManish V Badarkhe #define ARM_DRTM_FUNC_SHIFT U(63) 71e9467afbSManish V Badarkhe #define ARM_DRTM_FUNC_MASK ULL(0x1) 72e62748e3SManish V Badarkhe #define ARM_DRTM_FUNC_ID U(0x0) 73e62748e3SManish V Badarkhe #define ARM_DRTM_FEAT_ID U(0x1) 74e9467afbSManish V Badarkhe #define ARM_DRTM_FEAT_ID_MASK ULL(0xff) 75e62748e3SManish V Badarkhe 762a1cdee4Sjohpow01 /* 77b94d5909SStuart Yoder * Definitions for DRTM features as per DRTM 1.0 section 3.3, 782a1cdee4Sjohpow01 * Table 6 DRTM_FEATURES 792a1cdee4Sjohpow01 */ 802a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_SHIFT U(33) 812a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_MASK ULL(0xF) 822a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_DEFAULT ULL(0x1) 832a1cdee4Sjohpow01 842a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_TPM_HASH_SHIFT U(32) 852a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_TPM_HASH_MASK ULL(0x1) 862a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_TPM_HASH_NOT_SUPPORTED ULL(0x0) 872a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_TPM_HASH_SUPPORTED ULL(0x1) 882a1cdee4Sjohpow01 892a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_FW_HASH_SHIFT U(0) 90c86cfa35SStuart Yoder #define ARM_DRTM_TPM_FEATURES_FW_HASH_MASK ULL(0xFFFF) 912a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_FW_HASH_SHA256 ULL(0xB) 922a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_FW_HASH_SHA384 ULL(0xC) 932a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_FW_HASH_SHA512 ULL(0xD) 942a1cdee4Sjohpow01 952a1cdee4Sjohpow01 #define ARM_DRTM_MIN_MEM_REQ_DCE_SIZE_SHIFT U(32) 962a1cdee4Sjohpow01 #define ARM_DRTM_MIN_MEM_REQ_DCE_SIZE_MASK ULL(0xFFFFFFFF) 972a1cdee4Sjohpow01 982a1cdee4Sjohpow01 #define ARM_DRTM_MIN_MEM_REQ_MIN_DLME_DATA_SIZE_SHIFT U(0) 992a1cdee4Sjohpow01 #define ARM_DRTM_MIN_MEM_REQ_MIN_DLME_DATA_SIZE_MASK ULL(0xFFFFFFFF) 1002a1cdee4Sjohpow01 1012a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_MAX_REGIONS_SHIFT U(8) 1022a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_MAX_REGIONS_MASK ULL(0xF) 1032a1cdee4Sjohpow01 1042a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_SHIFT U(0) 1052a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_MASK ULL(0xFF) 1062a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_COMPLETE ULL(0x1) 1072a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_REGION ULL(0x2) 1082a1cdee4Sjohpow01 1092a1cdee4Sjohpow01 #define ARM_DRTM_TCB_HASH_FEATURES_MAX_NUM_HASHES_SHIFT U(0) 1102a1cdee4Sjohpow01 #define ARM_DRTM_TCB_HASH_FEATURES_MAX_NUM_HASHES_MASK ULL(0xFF) 1112a1cdee4Sjohpow01 1122a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_SET_PCR_SCHEMA(reg, val) \ 1132a1cdee4Sjohpow01 do { \ 1142a1cdee4Sjohpow01 reg = (((reg) & ~(ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_MASK \ 1152a1cdee4Sjohpow01 << ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_SHIFT)) | (((val) & \ 1162a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_MASK) << \ 1172a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_PCR_SCHEMA_SHIFT)); \ 1182a1cdee4Sjohpow01 } while (false) 1192a1cdee4Sjohpow01 1202a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_SET_TPM_HASH(reg, val) \ 1212a1cdee4Sjohpow01 do { \ 1222a1cdee4Sjohpow01 reg = (((reg) & ~(ARM_DRTM_TPM_FEATURES_TPM_HASH_MASK \ 1232a1cdee4Sjohpow01 << ARM_DRTM_TPM_FEATURES_TPM_HASH_SHIFT)) | (((val) & \ 1242a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_TPM_HASH_MASK) << \ 1252a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_TPM_HASH_SHIFT)); \ 1262a1cdee4Sjohpow01 } while (false) 1272a1cdee4Sjohpow01 1282a1cdee4Sjohpow01 #define ARM_DRTM_TPM_FEATURES_SET_FW_HASH(reg, val) \ 1292a1cdee4Sjohpow01 do { \ 1302a1cdee4Sjohpow01 reg = (((reg) & ~(ARM_DRTM_TPM_FEATURES_FW_HASH_MASK \ 1312a1cdee4Sjohpow01 << ARM_DRTM_TPM_FEATURES_FW_HASH_SHIFT)) | (((val) & \ 1322a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_FW_HASH_MASK) << \ 1332a1cdee4Sjohpow01 ARM_DRTM_TPM_FEATURES_FW_HASH_SHIFT)); \ 1342a1cdee4Sjohpow01 } while (false) 1352a1cdee4Sjohpow01 1362a1cdee4Sjohpow01 #define ARM_DRTM_MIN_MEM_REQ_SET_DCE_SIZE(reg, val) \ 1372a1cdee4Sjohpow01 do { \ 1382a1cdee4Sjohpow01 reg = (((reg) & ~(ARM_DRTM_MIN_MEM_REQ_DCE_SIZE_MASK \ 1392a1cdee4Sjohpow01 << ARM_DRTM_MIN_MEM_REQ_DCE_SIZE_SHIFT)) | (((val) & \ 1402a1cdee4Sjohpow01 ARM_DRTM_MIN_MEM_REQ_DCE_SIZE_MASK) << \ 1412a1cdee4Sjohpow01 ARM_DRTM_MIN_MEM_REQ_DCE_SIZE_SHIFT)); \ 1422a1cdee4Sjohpow01 } while (false) 1432a1cdee4Sjohpow01 1442a1cdee4Sjohpow01 #define ARM_DRTM_MIN_MEM_REQ_SET_MIN_DLME_DATA_SIZE(reg, val) \ 1452a1cdee4Sjohpow01 do { \ 1462a1cdee4Sjohpow01 reg = (((reg) & \ 1472a1cdee4Sjohpow01 ~(ARM_DRTM_MIN_MEM_REQ_MIN_DLME_DATA_SIZE_MASK << \ 1482a1cdee4Sjohpow01 ARM_DRTM_MIN_MEM_REQ_MIN_DLME_DATA_SIZE_SHIFT)) | \ 1492a1cdee4Sjohpow01 (((val) & ARM_DRTM_MIN_MEM_REQ_MIN_DLME_DATA_SIZE_MASK) \ 1502a1cdee4Sjohpow01 << ARM_DRTM_MIN_MEM_REQ_MIN_DLME_DATA_SIZE_SHIFT)); \ 1512a1cdee4Sjohpow01 } while (false) 1522a1cdee4Sjohpow01 1532a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_SET_MAX_REGIONS(reg, val) \ 1542a1cdee4Sjohpow01 do { \ 1552a1cdee4Sjohpow01 reg = (((reg) & \ 1562a1cdee4Sjohpow01 ~(ARM_DRTM_DMA_PROT_FEATURES_MAX_REGIONS_MASK << \ 1572a1cdee4Sjohpow01 ARM_DRTM_DMA_PROT_FEATURES_MAX_REGIONS_SHIFT)) | \ 1582a1cdee4Sjohpow01 (((val) & ARM_DRTM_DMA_PROT_FEATURES_MAX_REGIONS_MASK) \ 1592a1cdee4Sjohpow01 << ARM_DRTM_DMA_PROT_FEATURES_MAX_REGIONS_SHIFT)); \ 1602a1cdee4Sjohpow01 } while (false) 1612a1cdee4Sjohpow01 1622a1cdee4Sjohpow01 #define ARM_DRTM_DMA_PROT_FEATURES_SET_DMA_SUPPORT(reg, val) \ 1632a1cdee4Sjohpow01 do { \ 1642a1cdee4Sjohpow01 reg = (((reg) & \ 1652a1cdee4Sjohpow01 ~(ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_MASK << \ 1662a1cdee4Sjohpow01 ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_SHIFT)) | \ 1672a1cdee4Sjohpow01 (((val) & ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_MASK) \ 1682a1cdee4Sjohpow01 << ARM_DRTM_DMA_PROT_FEATURES_DMA_SUPPORT_SHIFT)); \ 1692a1cdee4Sjohpow01 } while (false) 1702a1cdee4Sjohpow01 1712a1cdee4Sjohpow01 #define ARM_DRTM_TCB_HASH_FEATURES_SET_MAX_NUM_HASHES(reg, val) \ 1722a1cdee4Sjohpow01 do { \ 1732a1cdee4Sjohpow01 reg = (((reg) & \ 1742a1cdee4Sjohpow01 ~(ARM_DRTM_TCB_HASH_FEATURES_MAX_NUM_HASHES_MASK << \ 1752a1cdee4Sjohpow01 ARM_DRTM_TCB_HASH_FEATURES_MAX_NUM_HASHES_SHIFT)) | \ 1762a1cdee4Sjohpow01 (((val) & \ 1772a1cdee4Sjohpow01 ARM_DRTM_TCB_HASH_FEATURES_MAX_NUM_HASHES_MASK) << \ 1782a1cdee4Sjohpow01 ARM_DRTM_TCB_HASH_FEATURES_MAX_NUM_HASHES_SHIFT)); \ 1792a1cdee4Sjohpow01 } while (false) 1802a1cdee4Sjohpow01 1812a1cdee4Sjohpow01 /* Definitions for DRTM address map */ 1822a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_SHIFT U(55) 1832a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_MASK ULL(0x3) 1842a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_NC ULL(0) 1852a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_WC ULL(1) 1862a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_WT ULL(2) 1872a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_WB ULL(3) 1882a1cdee4Sjohpow01 1892a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_SHIFT U(52) 1902a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_MASK ULL(0x7) 1912a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_NORMAL ULL(0) 1922a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_NCAR ULL(1) 1932a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_DEVICE ULL(2) 1942a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_NV ULL(3) 1952a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_RSVD ULL(4) 1962a1cdee4Sjohpow01 1972a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_4K_PAGE_NUM_SHIFT U(0) 1982a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_4K_PAGE_NUM_MASK ULL(0xFFFFFFFFFFFFF) 1992a1cdee4Sjohpow01 2002a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_SET_CACHEABILITY(reg, val) \ 2012a1cdee4Sjohpow01 do { \ 2022a1cdee4Sjohpow01 reg = (((reg) & \ 2032a1cdee4Sjohpow01 ~(ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_MASK << \ 2042a1cdee4Sjohpow01 ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_SHIFT)) | \ 2052a1cdee4Sjohpow01 (((val) & \ 2062a1cdee4Sjohpow01 ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_MASK) << \ 2072a1cdee4Sjohpow01 ARM_DRTM_REGION_SIZE_TYPE_CACHEABILITY_SHIFT)); \ 2082a1cdee4Sjohpow01 } while (false) 2092a1cdee4Sjohpow01 2102a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_SET_REGION_TYPE(reg, val) \ 2112a1cdee4Sjohpow01 do { \ 2122a1cdee4Sjohpow01 reg = (((reg) & \ 2132a1cdee4Sjohpow01 ~(ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_MASK << \ 2142a1cdee4Sjohpow01 ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_SHIFT)) | \ 2152a1cdee4Sjohpow01 (((val) & ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_MASK) \ 2162a1cdee4Sjohpow01 << ARM_DRTM_REGION_SIZE_TYPE_REGION_TYPE_SHIFT)); \ 2172a1cdee4Sjohpow01 } while (false) 2182a1cdee4Sjohpow01 2192a1cdee4Sjohpow01 #define ARM_DRTM_REGION_SIZE_TYPE_SET_4K_PAGE_NUM(reg, val) \ 2202a1cdee4Sjohpow01 do { \ 2212a1cdee4Sjohpow01 reg = (((reg) & \ 2222a1cdee4Sjohpow01 ~(ARM_DRTM_REGION_SIZE_TYPE_4K_PAGE_NUM_MASK << \ 2232a1cdee4Sjohpow01 ARM_DRTM_REGION_SIZE_TYPE_4K_PAGE_NUM_SHIFT)) | \ 2242a1cdee4Sjohpow01 (((val) & ARM_DRTM_REGION_SIZE_TYPE_4K_PAGE_NUM_MASK) \ 2252a1cdee4Sjohpow01 << ARM_DRTM_REGION_SIZE_TYPE_4K_PAGE_NUM_SHIFT)); \ 2262a1cdee4Sjohpow01 } while (false) 2272a1cdee4Sjohpow01 228e62748e3SManish V Badarkhe /* Initialization routine for the DRTM service */ 229e62748e3SManish V Badarkhe int drtm_setup(void); 230e62748e3SManish V Badarkhe 231e62748e3SManish V Badarkhe /* Handler to be called to handle DRTM SMC calls */ 232e62748e3SManish V Badarkhe uint64_t drtm_smc_handler(uint32_t smc_fid, 233e62748e3SManish V Badarkhe uint64_t x1, 234e62748e3SManish V Badarkhe uint64_t x2, 235e62748e3SManish V Badarkhe uint64_t x3, 236e62748e3SManish V Badarkhe uint64_t x4, 237e62748e3SManish V Badarkhe void *cookie, 238e62748e3SManish V Badarkhe void *handle, 239e62748e3SManish V Badarkhe uint64_t flags); 240e62748e3SManish V Badarkhe 241e62748e3SManish V Badarkhe #endif /* ARM_DRTM_SVC_H */ 242