1 /* 2 * Copyright (c) 2018-2025, Arm Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef ARM_ARCH_SVC_H 8 #define ARM_ARCH_SVC_H 9 10 #define SMCCC_VERSION U(0x80000000) 11 #define SMCCC_ARCH_FEATURES U(0x80000001) 12 #define SMCCC_ARCH_SOC_ID U(0x80000002) 13 #define SMCCC_ARCH_WORKAROUND_1 U(0x80008000) 14 #define SMCCC_ARCH_WORKAROUND_2 U(0x80007FFF) 15 #define SMCCC_ARCH_WORKAROUND_3 U(0x80003FFF) 16 #define SMCCC_ARCH_FEATURE_AVAILABILITY U(0x80000003) 17 #define SMCCC_ARCH_WORKAROUND_4 U(0x80000004) 18 19 #define SMCCC_GET_SOC_VERSION U(0) 20 #define SMCCC_GET_SOC_REVISION U(1) 21 #define SMCCC_GET_SOC_NAME U(2) 22 23 #define SMCCC_SOC_NAME_LEN U(136) 24 25 #ifndef __ASSEMBLER__ 26 #if ARCH_FEATURE_AVAILABILITY 27 #include <lib/cassert.h> 28 29 #if ENABLE_FEAT_FGT2 30 #define SCR_FEAT_FGT2 SCR_FGTEN2_BIT 31 #else 32 #define SCR_FEAT_FGT2 (0) 33 #endif 34 35 #if ENABLE_FEAT_FPMR 36 #define SCR_FEAT_FPMR SCR_EnFPM_BIT 37 #else 38 #define SCR_FEAT_FPMR 39 #endif 40 41 #if ENABLE_FEAT_D128 42 #define SCR_FEAT_D128 SCR_D128En_BIT 43 #else 44 #define SCR_FEAT_D128 (0) 45 #endif 46 47 #if ENABLE_FEAT_S1PIE 48 #define SCR_FEAT_S1PIE SCR_PIEN_BIT 49 #else 50 #define SCR_FEAT_S1PIE (0) 51 #endif 52 53 #if ENABLE_FEAT_SCTLR2 54 #define SCR_FEAT_SCTLR2 SCR_SCTLR2En_BIT 55 #else 56 #define SCR_FEAT_SCTLR2 (0) 57 #endif 58 59 #if ENABLE_FEAT_TCR2 60 #define SCR_FEAT_TCR2 SCR_TCR2EN_BIT 61 #else 62 #define SCR_FEAT_TCR2 (0) 63 #endif 64 65 #if ENABLE_FEAT_THE 66 #define SCR_FEAT_THE SCR_RCWMASKEn_BIT 67 #else 68 #define SCR_FEAT_THE (0) 69 #endif 70 71 #if ENABLE_SME_FOR_NS 72 #define SCR_FEAT_SME SCR_ENTP2_BIT 73 #else 74 #define SCR_FEAT_SME (0) 75 #endif 76 77 #if ENABLE_FEAT_GCS 78 #define SCR_FEAT_GCS SCR_GCSEn_BIT 79 #else 80 #define SCR_FEAT_GCS (0) 81 #endif 82 83 #if ENABLE_FEAT_HCX 84 #define SCR_FEAT_HCX SCR_HXEn_BIT 85 #else 86 #define SCR_FEAT_HCX (0) 87 #endif 88 89 #if ENABLE_FEAT_LS64_ACCDATA 90 #define SCR_FEAT_LS64_ACCDATA (SCR_ADEn_BIT | SCR_EnAS0_BIT) 91 #else 92 #define SCR_FEAT_LS64_ACCDATA (0) 93 #endif 94 95 #if ENABLE_FEAT_AMUv1p1 96 #define SCR_FEAT_AMUv1p1 SCR_AMVOFFEN_BIT 97 #else 98 #define SCR_FEAT_AMUv1p1 (0) 99 #endif 100 101 #if ENABLE_FEAT_TWED 102 #define SCR_FEAT_TWED SCR_TWEDEn_BIT 103 #else 104 #define SCR_FEAT_TWED (0) 105 #endif 106 107 #if ENABLE_FEAT_ECV 108 #define SCR_FEAT_ECV SCR_ECVEN_BIT 109 #else 110 #define SCR_FEAT_ECV (0) 111 #endif 112 113 #if ENABLE_FEAT_FGT 114 #define SCR_FEAT_FGT SCR_FGTEN_BIT 115 #else 116 #define SCR_FEAT_FGT (0) 117 #endif 118 119 #if ENABLE_FEAT_MTE2 120 #define SCR_FEAT_MTE2 SCR_ATA_BIT 121 #else 122 #define SCR_FEAT_MTE2 (0) 123 #endif 124 125 #if ENABLE_FEAT_CSV2_2 126 #define SCR_FEAT_CSV2_2 SCR_EnSCXT_BIT 127 #else 128 #define SCR_FEAT_CSV2_2 (0) 129 #endif 130 131 #if !RAS_TRAP_NS_ERR_REC_ACCESS 132 #define SCR_FEAT_RAS SCR_TERR_BIT 133 #else 134 #define SCR_FEAT_RAS (0) 135 #endif 136 137 #if ENABLE_FEAT_MEC 138 #define SCR_FEAT_MEC SCR_MECEn_BIT 139 #else 140 #define SCR_FEAT_MEC (0) 141 #endif 142 143 #if ENABLE_FEAT_AIE 144 #define SCR_FEAT_AIE SCR_AIEn_BIT 145 #else 146 #define SCR_FEAT_AIE (0) 147 #endif 148 149 #ifndef SCR_PLAT_FEATS 150 #define SCR_PLAT_FEATS (0) 151 #endif 152 #ifndef SCR_PLAT_FLIPPED 153 #define SCR_PLAT_FLIPPED (0) 154 #endif 155 #ifndef SCR_PLAT_IGNORED 156 #define SCR_PLAT_IGNORED (0) 157 #endif 158 159 #ifndef CPTR_PLAT_FEATS 160 #define CPTR_PLAT_FEATS (0) 161 #endif 162 #ifndef CPTR_PLAT_FLIPPED 163 #define CPTR_PLAT_FLIPPED (0) 164 #endif 165 166 #ifndef MDCR_PLAT_FEATS 167 #define MDCR_PLAT_FEATS (0) 168 #endif 169 #ifndef MDCR_PLAT_FLIPPED 170 #define MDCR_PLAT_FLIPPED (0) 171 #endif 172 #ifndef MDCR_PLAT_IGNORED 173 #define MDCR_PLAT_IGNORED (0) 174 #endif 175 /* 176 * XYZ_EL3_FEATS - list all bits that are relevant for feature enablement. It's 177 * a constant list based on what features are expected. This relies on the fact 178 * that if the feature is in any way disabled, then the relevant bit will not be 179 * written by context management. 180 * 181 * XYZ_EL3_FLIPPED - bits with an active 0, rather than the usual active 1. The 182 * spec always uses active 1 to mean that the feature will not trap. 183 * 184 * XYZ_EL3_IGNORED - list of all bits that are not relevant for feature 185 * enablement and should not be reported to lower ELs 186 */ 187 #define SCR_EL3_FEATS ( \ 188 SCR_FEAT_FGT2 | \ 189 SCR_FEAT_FPMR | \ 190 SCR_FEAT_MEC | \ 191 SCR_FEAT_D128 | \ 192 SCR_FEAT_S1PIE | \ 193 SCR_FEAT_SCTLR2 | \ 194 SCR_FEAT_TCR2 | \ 195 SCR_FEAT_THE | \ 196 SCR_FEAT_SME | \ 197 SCR_FEAT_GCS | \ 198 SCR_FEAT_HCX | \ 199 SCR_FEAT_LS64_ACCDATA | \ 200 SCR_FEAT_AMUv1p1 | \ 201 SCR_FEAT_TWED | \ 202 SCR_FEAT_ECV | \ 203 SCR_FEAT_FGT | \ 204 SCR_FEAT_MTE2 | \ 205 SCR_FEAT_CSV2_2 | \ 206 SCR_APK_BIT | /* FEAT_Pauth */ \ 207 SCR_FEAT_RAS | \ 208 SCR_FEAT_AIE | \ 209 SCR_PLAT_FEATS) 210 #define SCR_EL3_FLIPPED ( \ 211 SCR_FEAT_RAS | \ 212 SCR_PLAT_FLIPPED) 213 #define SCR_EL3_IGNORED ( \ 214 SCR_API_BIT | \ 215 SCR_RW_BIT | \ 216 SCR_SIF_BIT | \ 217 SCR_HCE_BIT | \ 218 SCR_FIQ_BIT | \ 219 SCR_IRQ_BIT | \ 220 SCR_NS_BIT | \ 221 SCR_NSE_BIT | \ 222 SCR_RES1_BITS | \ 223 SCR_PLAT_IGNORED) 224 CASSERT((SCR_EL3_FEATS & SCR_EL3_IGNORED) == 0, scr_feat_is_ignored); 225 CASSERT((SCR_EL3_FLIPPED & SCR_EL3_FEATS) == SCR_EL3_FLIPPED, scr_flipped_not_a_feat); 226 227 #if ENABLE_SYS_REG_TRACE_FOR_NS 228 #define CPTR_SYS_REG_TRACE (TCPAC_BIT | TTA_BIT) 229 #else 230 #define CPTR_SYS_REG_TRACE (0) 231 #endif 232 233 #if ENABLE_FEAT_AMU 234 #define CPTR_FEAT_AMU TAM_BIT 235 #else 236 #define CPTR_FEAT_AMU (0) 237 #endif 238 239 #if ENABLE_SME_FOR_NS 240 #define CPTR_FEAT_SME ESM_BIT 241 #else 242 #define CPTR_FEAT_SME (0) 243 #endif 244 245 #if ENABLE_SVE_FOR_NS 246 #define CPTR_FEAT_SVE CPTR_EZ_BIT 247 #else 248 #define CPTR_FEAT_SVE (0) 249 #endif 250 251 #define CPTR_EL3_FEATS ( \ 252 CPTR_SYS_REG_TRACE | \ 253 CPTR_FEAT_AMU | \ 254 CPTR_FEAT_SME | \ 255 TFP_BIT | \ 256 CPTR_FEAT_SVE | \ 257 CPTR_PLAT_FEATS) 258 #define CPTR_EL3_FLIPPED ( \ 259 CPTR_SYS_REG_TRACE | \ 260 CPTR_FEAT_AMU | \ 261 TFP_BIT | \ 262 CPTR_PLAT_FLIPPED) 263 CASSERT((CPTR_EL3_FLIPPED & CPTR_EL3_FEATS) == CPTR_EL3_FLIPPED, cptr_flipped_not_a_feat); 264 265 /* 266 * Some features enables are expressed with more than 1 bit in order to cater 267 * for multi world enablement. In those cases (BRB, TRB, SPE) only the last bit 268 * is used and reported. This (ab)uses the convenient fact that the last bit 269 * always means "enabled for this world" when context switched correctly. 270 * The per-world values have been adjusted such that this is always true. 271 */ 272 #if ENABLE_BRBE_FOR_NS 273 #define MDCR_FEAT_BRBE MDCR_SBRBE(1UL) 274 #else 275 #define MDCR_FEAT_BRBE (0) 276 #endif 277 278 #if ENABLE_FEAT_FGT 279 #define MDCR_FEAT_FGT MDCR_TDCC_BIT 280 #else 281 #define MDCR_FEAT_FGT (0) 282 #endif 283 284 #if ENABLE_TRBE_FOR_NS 285 #define MDCR_FEAT_TRBE MDCR_NSTB_EN_BIT 286 #else 287 #define MDCR_FEAT_TRBE (0) 288 #endif 289 290 #if ENABLE_TRF_FOR_NS 291 #define MDCR_FEAT_TRF MDCR_TTRF_BIT 292 #else 293 #define MDCR_FEAT_TRF (0) 294 #endif 295 296 #if ENABLE_SPE_FOR_NS 297 #define MDCR_FEAT_SPE MDCR_NSPB_EN_BIT 298 #else 299 #define MDCR_FEAT_SPE (0) 300 #endif 301 302 #define MDCR_EL3_FEATS ( \ 303 MDCR_FEAT_BRBE | \ 304 MDCR_FEAT_FGT | \ 305 MDCR_FEAT_TRBE | \ 306 MDCR_FEAT_TRF | \ 307 MDCR_FEAT_SPE | \ 308 MDCR_TDOSA_BIT | \ 309 MDCR_TDA_BIT | \ 310 MDCR_EnPM2_BIT | \ 311 MDCR_TPM_BIT | /* FEAT_PMUv3 */ \ 312 MDCR_PLAT_FEATS) 313 #define MDCR_EL3_FLIPPED ( \ 314 MDCR_FEAT_FGT | \ 315 MDCR_FEAT_TRF | \ 316 MDCR_TDOSA_BIT | \ 317 MDCR_TDA_BIT | \ 318 MDCR_TPM_BIT | \ 319 MDCR_PLAT_FLIPPED) 320 #define MDCR_EL3_IGNORED ( \ 321 MDCR_EBWE_BIT | \ 322 MDCR_EnPMS3_BIT | \ 323 MDCR_EnPMSN_BIT | \ 324 MDCR_SBRBE(2UL) | \ 325 MDCR_MTPME_BIT | \ 326 MDCR_NSTBE_BIT | \ 327 MDCR_NSTB_SS_BIT | \ 328 MDCR_MCCD_BIT | \ 329 MDCR_SCCD_BIT | \ 330 MDCR_SDD_BIT | \ 331 MDCR_SPD32(3UL) | \ 332 MDCR_NSPB_SS_BIT | \ 333 MDCR_NSPBE_BIT | \ 334 MDCR_PLAT_IGNORED) 335 CASSERT((MDCR_EL3_FEATS & MDCR_EL3_IGNORED) == 0, mdcr_feat_is_ignored); 336 CASSERT((MDCR_EL3_FLIPPED & MDCR_EL3_FEATS) == MDCR_EL3_FLIPPED, mdcr_flipped_not_a_feat); 337 338 #define MPAM3_EL3_FEATS (MPAM3_EL3_TRAPLOWER_BIT) 339 #define MPAM3_EL3_FLIPPED (MPAM3_EL3_TRAPLOWER_BIT) 340 #define MPAM3_EL3_IGNORED (MPAM3_EL3_MPAMEN_BIT) 341 CASSERT((MPAM3_EL3_FEATS & MPAM3_EL3_IGNORED) == 0, mpam3_feat_is_ignored); 342 CASSERT((MPAM3_EL3_FLIPPED & MPAM3_EL3_FEATS) == MPAM3_EL3_FLIPPED, mpam3_flipped_not_a_feat); 343 344 /* The hex representations of these registers' S3 encoding */ 345 #define SCR_EL3_OPCODE U(0x1E1100) 346 #define CPTR_EL3_OPCODE U(0x1E1140) 347 #define MDCR_EL3_OPCODE U(0x1E1320) 348 #define MPAM3_EL3_OPCODE U(0x1EA500) 349 350 #endif /* ARCH_FEATURE_AVAILABILITY */ 351 #endif /* __ASSEMBLER__ */ 352 #endif /* ARM_ARCH_SVC_H */ 353