1edcece15Srutigl@gmail.com /* 2edcece15Srutigl@gmail.com * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved. 3edcece15Srutigl@gmail.com * 4edcece15Srutigl@gmail.com * Copyright (c) 2017-2023 Nuvoton Technology Corp. 5edcece15Srutigl@gmail.com * 6edcece15Srutigl@gmail.com * SPDX-License-Identifier: BSD-3-Clause 7edcece15Srutigl@gmail.com */ 8edcece15Srutigl@gmail.com 9edcece15Srutigl@gmail.com #ifndef PLATFORM_DEF_H 10edcece15Srutigl@gmail.com #define PLATFORM_DEF_H 11edcece15Srutigl@gmail.com 12edcece15Srutigl@gmail.com #include <arch.h> 13edcece15Srutigl@gmail.com #include <common/interrupt_props.h> 14edcece15Srutigl@gmail.com #include <common/tbbr/tbbr_img_def.h> 15edcece15Srutigl@gmail.com #include <drivers/arm/gic_common.h> 16edcece15Srutigl@gmail.com #include <lib/utils_def.h> 17edcece15Srutigl@gmail.com #include <lib/xlat_tables/xlat_tables_defs.h> 18edcece15Srutigl@gmail.com #include <npcm845x_arm_def.h> 19edcece15Srutigl@gmail.com #include <plat/arm/common/smccc_def.h> 20edcece15Srutigl@gmail.com #include <plat/common/common_def.h> 21edcece15Srutigl@gmail.com 22edcece15Srutigl@gmail.com #define VALUE_TO_STRING(x) #x 23edcece15Srutigl@gmail.com #define VALUE(x) VALUE_TO_STRING(x) 24edcece15Srutigl@gmail.com #define VAR_NAME_VALUE(var) #var "=" VALUE(var) 25edcece15Srutigl@gmail.com 26edcece15Srutigl@gmail.com #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 27edcece15Srutigl@gmail.com #define PLATFORM_LINKER_ARCH aarch64 28edcece15Srutigl@gmail.com 29edcece15Srutigl@gmail.com #define PLATFORM_STACK_SIZE 0x400 30edcece15Srutigl@gmail.com 31edcece15Srutigl@gmail.com #define PLATFORM_CORE_COUNT NPCM845x_PLATFORM_CORE_COUNT 32edcece15Srutigl@gmail.com #define PLATFORM_CLUSTER_COUNT NPCM845x_CLUSTER_COUNT 33edcece15Srutigl@gmail.com #define PLATFORM_MAX_CPU_PER_CLUSTER NPCM845x_MAX_CPU_PER_CLUSTER 34edcece15Srutigl@gmail.com #define PLAT_PRIMARY_CPU NPCM845x_PLAT_PRIMARY_CPU 35edcece15Srutigl@gmail.com #define PLATFORM_SYSTEM_COUNT NPCM845x_SYSTEM_COUNT 36edcece15Srutigl@gmail.com 37edcece15Srutigl@gmail.com /* Local power state for power domains in Run state. */ 38edcece15Srutigl@gmail.com #define PLAT_LOCAL_STATE_RUN U(0) 39edcece15Srutigl@gmail.com /* Local power state for retention. Valid only for CPU power domains */ 40edcece15Srutigl@gmail.com #define PLAT_LOCAL_STATE_RET U(1) 41edcece15Srutigl@gmail.com /* 42edcece15Srutigl@gmail.com * Local power state for OFF/power-down. Valid for CPU and cluster power 43edcece15Srutigl@gmail.com * domains. 44edcece15Srutigl@gmail.com */ 45edcece15Srutigl@gmail.com #define PLAT_LOCAL_STATE_OFF U(2) 46edcece15Srutigl@gmail.com 47edcece15Srutigl@gmail.com /* 48edcece15Srutigl@gmail.com * This macro defines the deepest power down states possible. Any state ID 49edcece15Srutigl@gmail.com * higher than this is invalid. 50edcece15Srutigl@gmail.com */ 51edcece15Srutigl@gmail.com #define PLAT_MAX_OFF_STATE PLAT_LOCAL_STATE_OFF 52edcece15Srutigl@gmail.com #define PLAT_MAX_RET_STATE PLAT_LOCAL_STATE_RET 53edcece15Srutigl@gmail.com 54edcece15Srutigl@gmail.com #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CLUSTER_COUNT + PLATFORM_CORE_COUNT) 55edcece15Srutigl@gmail.com #define NPCM845x_MAX_PWR_LVL ARM_PWR_LVL1 56edcece15Srutigl@gmail.com 57edcece15Srutigl@gmail.com /* 58edcece15Srutigl@gmail.com * Macros used to parse state information from State-ID if it is using the 59edcece15Srutigl@gmail.com * recommended encoding for State-ID. 60edcece15Srutigl@gmail.com */ 61edcece15Srutigl@gmail.com #define PLAT_LOCAL_PSTATE_WIDTH 4 62edcece15Srutigl@gmail.com #define PLAT_LOCAL_PSTATE_MASK ((1 << PLAT_LOCAL_PSTATE_WIDTH) - 1) 63edcece15Srutigl@gmail.com 64edcece15Srutigl@gmail.com /* 65edcece15Srutigl@gmail.com * Required ARM standard platform porting definitions 66edcece15Srutigl@gmail.com */ 67edcece15Srutigl@gmail.com #define PLAT_ARM_CLUSTER_COUNT PLATFORM_CLUSTER_COUNT 68edcece15Srutigl@gmail.com 69edcece15Srutigl@gmail.com #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CLUSTER_COUNT + PLATFORM_CORE_COUNT) 70edcece15Srutigl@gmail.com #define PLAT_MAX_PWR_LVL NPCM845x_MAX_PWR_LVL 71edcece15Srutigl@gmail.com 72edcece15Srutigl@gmail.com #define PLAT_LOCAL_PSTATE_WIDTH 4 73edcece15Srutigl@gmail.com #define PLAT_LOCAL_PSTATE_MASK ((1 << PLAT_LOCAL_PSTATE_WIDTH) - 1) 74edcece15Srutigl@gmail.com 75edcece15Srutigl@gmail.com #ifdef BL32_BASE 76edcece15Srutigl@gmail.com 77edcece15Srutigl@gmail.com #ifndef CONFIG_TARGET_ARBEL_PALLADIUM 78edcece15Srutigl@gmail.com #define PLAT_ARM_TRUSTED_DRAM_BASE BL32_BASE 79edcece15Srutigl@gmail.com #else 80edcece15Srutigl@gmail.com #define PLAT_ARM_TRUSTED_DRAM_BASE BL32_BASE 81edcece15Srutigl@gmail.com #endif /* CONFIG_TARGET_ARBEL_PALLADIUM */ 82edcece15Srutigl@gmail.com 83edcece15Srutigl@gmail.com #define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */ 84edcece15Srutigl@gmail.com #endif /* BL32_BASE */ 85edcece15Srutigl@gmail.com 86edcece15Srutigl@gmail.com #define PWR_DOMAIN_AT_MAX_LVL U(1) 87edcece15Srutigl@gmail.com 88edcece15Srutigl@gmail.com #define PLAT_VIRT_ADDR_SPACE_SIZE (1ull << 32) 89edcece15Srutigl@gmail.com #define PLAT_PHY_ADDR_SPACE_SIZE (1ull << 32) 90edcece15Srutigl@gmail.com #define MAX_XLAT_TABLES 16 91edcece15Srutigl@gmail.com #define PLAT_ARM_MMAP_ENTRIES 17 92edcece15Srutigl@gmail.com 93edcece15Srutigl@gmail.com #ifdef NPCM845X_DEBUG 94edcece15Srutigl@gmail.com #define MAX_MMAP_REGIONS 8 95edcece15Srutigl@gmail.com #define NPCM845X_TZ1_BASE 0xFFFB0000 96edcece15Srutigl@gmail.com #endif /* NPCM845X_DEBUG */ 97edcece15Srutigl@gmail.com 98edcece15Srutigl@gmail.com #define FIQ_SMP_CALL_SGI 10 99edcece15Srutigl@gmail.com 100edcece15Srutigl@gmail.com /* (0x00040000) 128 KB, the rest 128K if it is non secured */ 101edcece15Srutigl@gmail.com #define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00020000) 102edcece15Srutigl@gmail.com 103edcece15Srutigl@gmail.com #define ARM_SHARED_RAM_SIZE UL(0x00001000) /* 4 KB */ 104edcece15Srutigl@gmail.com 105edcece15Srutigl@gmail.com /* UL(0xfffCE000) add calc ARM_TRUSTED_SRAM_BASE */ 106edcece15Srutigl@gmail.com #define ARM_SHARED_RAM_BASE (BL31_BASE + 0x00020000 - ARM_SHARED_RAM_SIZE) 107edcece15Srutigl@gmail.com 108edcece15Srutigl@gmail.com /* The remaining Trusted SRAM is used to load the BL images */ 109edcece15Srutigl@gmail.com #define ARM_BL_RAM_BASE (ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE) 110edcece15Srutigl@gmail.com 111edcece15Srutigl@gmail.com /* 112edcece15Srutigl@gmail.com * PLAT_ARM_TRUSTED_SRAM_SIZE is taken from platform_def.h 0x20000 113edcece15Srutigl@gmail.com * because only half is secured in this specific implementation 114edcece15Srutigl@gmail.com */ 115edcece15Srutigl@gmail.com #define ARM_BL_RAM_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - ARM_SHARED_RAM_SIZE) 116edcece15Srutigl@gmail.com 117edcece15Srutigl@gmail.com #if RESET_TO_BL31 118edcece15Srutigl@gmail.com /* Size of Trusted SRAM - the first 4KB of shared memory */ 119edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_BL31_SIZE \ 120edcece15Srutigl@gmail.com (PLAT_ARM_TRUSTED_SRAM_SIZE - ARM_SHARED_RAM_SIZE) 121edcece15Srutigl@gmail.com #else 122edcece15Srutigl@gmail.com /* 123edcece15Srutigl@gmail.com * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE 124edcece15Srutigl@gmail.com * is calculated using the current BL31 PROGBITS debug size plus the sizes 125edcece15Srutigl@gmail.com * of BL2 and BL1-RW 126edcece15Srutigl@gmail.com */ 127edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_BL31_SIZE \ 128edcece15Srutigl@gmail.com (PLAT_ARM_TRUSTED_SRAM_SIZE - ARM_SHARED_RAM_SIZE) 129edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */ 130edcece15Srutigl@gmail.com /* 131edcece15Srutigl@gmail.com * Load address of BL33 for this platform port 132edcece15Srutigl@gmail.com */ 133edcece15Srutigl@gmail.com #define PLAT_ARM_NS_IMAGE_BASE (ARM_DRAM1_BASE + UL(0x6208000)) 134edcece15Srutigl@gmail.com 135edcece15Srutigl@gmail.com #define PLAT_ARM_NSTIMER_FRAME_ID U(1) 136edcece15Srutigl@gmail.com 137edcece15Srutigl@gmail.com /* GIC parameters */ 138edcece15Srutigl@gmail.com 139edcece15Srutigl@gmail.com /* Base compatible GIC memory map */ 140edcece15Srutigl@gmail.com #define NT_GIC_BASE (0xDFFF8000) 141edcece15Srutigl@gmail.com #define BASE_GICD_BASE (NT_GIC_BASE + 0x1000) 142edcece15Srutigl@gmail.com #define BASE_GICC_BASE (NT_GIC_BASE + 0x2000) 143edcece15Srutigl@gmail.com #define BASE_GICR_BASE (NT_GIC_BASE + 0x200000) 144edcece15Srutigl@gmail.com #define BASE_GICH_BASE (NT_GIC_BASE + 0x4000) 145edcece15Srutigl@gmail.com #define BASE_GICV_BASE (NT_GIC_BASE + 0x6000) 146edcece15Srutigl@gmail.com 147edcece15Srutigl@gmail.com #define DEVICE1_BASE BASE_GICD_BASE 148edcece15Srutigl@gmail.com #define DEVICE1_SIZE 0x7000 149edcece15Srutigl@gmail.com 150edcece15Srutigl@gmail.com #ifdef NPCM845X_DEBUG 151edcece15Srutigl@gmail.com /* ((BASE_GICR_BASE - BASE_GICD_BASE) + (PLATFORM_CORE_COUNT * 0x20000)) */ 152edcece15Srutigl@gmail.com #define ARM_CPU_START_ADDRESS(m) UL(0xf0800e00 + 0x10 + m * 4) 153edcece15Srutigl@gmail.com #endif /* NPCM845X_DEBUG */ 154edcece15Srutigl@gmail.com 155edcece15Srutigl@gmail.com #define PLAT_REG_BASE NPCM845x_REG_BASE 156edcece15Srutigl@gmail.com #define PLAT_REG_SIZE NPCM845x_REG_SIZE 157edcece15Srutigl@gmail.com 158edcece15Srutigl@gmail.com /* MMU entry for internal (register) space access */ 159edcece15Srutigl@gmail.com #define MAP_DEVICE0 \ 160*0a1df641Srutigl MAP_REGION_FLAT(PLAT_REG_BASE, PLAT_REG_SIZE, \ 161*0a1df641Srutigl MT_DEVICE | MT_RW | MT_SECURE) 162edcece15Srutigl@gmail.com 163edcece15Srutigl@gmail.com #define MAP_DEVICE1 \ 164edcece15Srutigl@gmail.com MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, \ 165edcece15Srutigl@gmail.com MT_DEVICE | MT_RW | MT_SECURE) 166edcece15Srutigl@gmail.com 167edcece15Srutigl@gmail.com /* 168edcece15Srutigl@gmail.com * Define a list of Group 1 Secure and Group 0 interrupt properties 169edcece15Srutigl@gmail.com * as per GICv3 terminology. On a GICv2 system or mode, 170edcece15Srutigl@gmail.com * the lists will be merged and treated as Group 0 interrupts. 171edcece15Srutigl@gmail.com */ 172edcece15Srutigl@gmail.com #define PLAT_ARM_GICD_BASE BASE_GICD_BASE 173edcece15Srutigl@gmail.com #define PLAT_ARM_GICC_BASE BASE_GICC_BASE 174edcece15Srutigl@gmail.com 175edcece15Srutigl@gmail.com #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 176edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \ 177edcece15Srutigl@gmail.com GIC_INTR_CFG_LEVEL), \ 178edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, \ 179edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 180edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, \ 181edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 182edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, \ 183edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 184edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, \ 185edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 186edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, \ 187edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 188edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, \ 189edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 190edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, \ 191edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE), \ 192edcece15Srutigl@gmail.com INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, \ 193edcece15Srutigl@gmail.com grp, GIC_INTR_CFG_EDGE) 194edcece15Srutigl@gmail.com 195edcece15Srutigl@gmail.com #define PLAT_ARM_G0_IRQ_PROPS(grp) 196edcece15Srutigl@gmail.com 197edcece15Srutigl@gmail.com /* Required for compilation: */ 198edcece15Srutigl@gmail.com 199edcece15Srutigl@gmail.com /* 200edcece15Srutigl@gmail.com * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size 201edcece15Srutigl@gmail.com * plus a little space for growth. 202edcece15Srutigl@gmail.com */ 203edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_BL1_RW_SIZE 0 /* UL(0xB000) */ 204edcece15Srutigl@gmail.com #if USE_ROMLIB 205edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000) 206edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000) 207edcece15Srutigl@gmail.com #define FVP_BL2_ROMLIB_OPTIMIZATION UL(0x6000) 208edcece15Srutigl@gmail.com #else 209edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0) 210edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0) 211edcece15Srutigl@gmail.com #define FVP_BL2_ROMLIB_OPTIMIZATION UL(0) 212edcece15Srutigl@gmail.com #endif /* USE_ROMLIB */ 213edcece15Srutigl@gmail.com 214edcece15Srutigl@gmail.com /* 215edcece15Srutigl@gmail.com * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size 216edcece15Srutigl@gmail.com * plus a little space for growth. 217edcece15Srutigl@gmail.com */ 218edcece15Srutigl@gmail.com #if TRUSTED_BOARD_BOOT 219edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) * FVP_BL2_ROMLIB_OPTIMIZATION) 220edcece15Srutigl@gmail.com #else 221edcece15Srutigl@gmail.com /* (UL(0x13000) - FVP_BL2_ROMLIB_OPTIMIZATION) */ 222edcece15Srutigl@gmail.com #define PLAT_ARM_MAX_BL2_SIZE 0 223edcece15Srutigl@gmail.com #endif /* TRUSTED_BOARD_BOOT */ 224edcece15Srutigl@gmail.com 225edcece15Srutigl@gmail.com #undef NPCM_PRINT_ONCE 226edcece15Srutigl@gmail.com #ifdef NPCM_PRINT_ONCE 227edcece15Srutigl@gmail.com #define PRINT_ONLY_ONCE 228edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(ARM_AP_TZC_DRAM1_BASE)) 229edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(BL31_BASE)) 230edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(BL31_LIMIT)) 231edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(PLAT_ARM_MAX_BL31_SIZE)) 232edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(BL32_BASE)) 233edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(BL32_LIMIT)) 234edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(PLAT_ARM_MAX_BL32_SIZE) 235edcece15Srutigl@gmail.com #pragma message(VAR_NAME_VALUE(SPMD_SPM_AT_SEL2_KKO)) 236edcece15Srutigl@gmail.com #endif /* NPCM_PRINT_ONCE */ 237edcece15Srutigl@gmail.com 238edcece15Srutigl@gmail.com #define MAX_IO_DEVICES 4 239edcece15Srutigl@gmail.com #define MAX_IO_HANDLES 4 240edcece15Srutigl@gmail.com 241edcece15Srutigl@gmail.com #define PLAT_ARM_FIP_BASE 0x0 242edcece15Srutigl@gmail.com #define PLAT_ARM_FIP_MAX_SIZE PLAT_ARM_MAX_BL31_SIZE 243edcece15Srutigl@gmail.com 244edcece15Srutigl@gmail.com #define PLAT_ARM_BOOT_UART_BASE 0xF0000000 245edcece15Srutigl@gmail.com #define PLAT_ARM_BOOT_UART_CLK_IN_HZ 115200 246edcece15Srutigl@gmail.com #define PLAT_ARM_RUN_UART_BASE 0xF0000000 247edcece15Srutigl@gmail.com #define PLAT_ARM_RUN_UART_CLK_IN_HZ 115200 248edcece15Srutigl@gmail.com #define PLAT_ARM_CRASH_UART_BASE 0xF0000000 249edcece15Srutigl@gmail.com #define PLAT_ARM_CRASH_UART_CLK_IN_HZ 115200 250edcece15Srutigl@gmail.com 251edcece15Srutigl@gmail.com /* 252edcece15Srutigl@gmail.com * Mailbox to control the secondary cores.All secondary cores are held in a wait 253edcece15Srutigl@gmail.com * loop in cold boot. To release them perform the following steps (plus any 254edcece15Srutigl@gmail.com * additional barriers that may be needed): 255edcece15Srutigl@gmail.com * 256edcece15Srutigl@gmail.com * uint64_t *entrypoint = (uint64_t *)PLAT_NPCM_TM_ENTRYPOINT; 257edcece15Srutigl@gmail.com * *entrypoint = ADDRESS_TO_JUMP_TO; 258edcece15Srutigl@gmail.com * 259edcece15Srutigl@gmail.com * uint64_t *mbox_entry = (uint64_t *)PLAT_NPCM_TM_HOLD_BASE; 260edcece15Srutigl@gmail.com * mbox_entry[cpu_id] = PLAT_NPCM_TM_HOLD_BASE; 261edcece15Srutigl@gmail.com * 262edcece15Srutigl@gmail.com * sev(); 263edcece15Srutigl@gmail.com */ 264edcece15Srutigl@gmail.com #define PLAT_NPCM_TRUSTED_MAILBOX_BASE ARM_SHARED_RAM_BASE 265edcece15Srutigl@gmail.com 266edcece15Srutigl@gmail.com /* The secure entry point to be used on warm reset by all CPUs. */ 267edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_ENTRYPOINT PLAT_NPCM_TRUSTED_MAILBOX_BASE 268edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_ENTRYPOINT_SIZE ULL(8) 269edcece15Srutigl@gmail.com 270edcece15Srutigl@gmail.com /* Hold entries for each CPU. */ 271edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_HOLD_BASE \ 272edcece15Srutigl@gmail.com (PLAT_NPCM_TM_ENTRYPOINT + PLAT_NPCM_TM_ENTRYPOINT_SIZE) 273edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_HOLD_ENTRY_SIZE ULL(8) 274edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_HOLD_SIZE \ 275edcece15Srutigl@gmail.com (PLAT_NPCM_TM_HOLD_ENTRY_SIZE * PLATFORM_CORE_COUNT) 276edcece15Srutigl@gmail.com #define PLAT_NPCM_TRUSTED_NOTIFICATION_BASE \ 277edcece15Srutigl@gmail.com (PLAT_NPCM_TM_ENTRYPOINT_SIZE + PLAT_NPCM_TM_HOLD_SIZE) 278edcece15Srutigl@gmail.com 279edcece15Srutigl@gmail.com #define PLAT_NPCM_TRUSTED_NOTIFICATION_ENTRY_SIZE ULL(8) 280edcece15Srutigl@gmail.com 281edcece15Srutigl@gmail.com #define PLAT_NPCM_TRUSTED_NOTIFICATION_SIZE \ 282edcece15Srutigl@gmail.com (PLAT_NPCM_TRUSTED_NOTIFICATION_ENTRY_SIZE * PLATFORM_CORE_COUNT) 283edcece15Srutigl@gmail.com 284edcece15Srutigl@gmail.com #define PLAT_NPCM_TRUSTED_MAILBOX_SIZE \ 285edcece15Srutigl@gmail.com (PLAT_NPCM_TM_ENTRYPOINT_SIZE + PLAT_NPCM_TM_HOLD_SIZE + \ 286edcece15Srutigl@gmail.com PLAT_NPCM_TRUSTED_NOTIFICATION_ENTRY_SIZE) 287edcece15Srutigl@gmail.com 288edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_HOLD_STATE_WAIT ULL(0) 289edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_HOLD_STATE_GO ULL(1) 290edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_HOLD_STATE_BSP_OFF ULL(2) 291edcece15Srutigl@gmail.com 292edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_NOTIFICATION_START ULL(0xAA) 293edcece15Srutigl@gmail.com #define PLAT_NPCM_TM_NOTIFICATION_BR ULL(0xCC) 294edcece15Srutigl@gmail.com 295edcece15Srutigl@gmail.com #ifdef NPCM845X_DEBUG 296edcece15Srutigl@gmail.com #define PLAT_ARM_TRUSTED_MAILBOX_BASE 0xfffB0000 297edcece15Srutigl@gmail.com #endif /* NPCM845X_DEBUG */ 298edcece15Srutigl@gmail.com 299edcece15Srutigl@gmail.com #endif /* PLATFORM_DEF_H */ 300