xref: /rk3399_ARM-atf/include/plat/nuvoton/common/npcm845x_arm_def.h (revision edcece15c76423832fc1ffdb255528bf4c719516)
1*edcece15Srutigl@gmail.com /*
2*edcece15Srutigl@gmail.com  * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved.
3*edcece15Srutigl@gmail.com  *
4*edcece15Srutigl@gmail.com  * Copyright (C) 2017-2023 Nuvoton Ltd.
5*edcece15Srutigl@gmail.com  *
6*edcece15Srutigl@gmail.com  * SPDX-License-Identifier: BSD-3-Clause
7*edcece15Srutigl@gmail.com  */
8*edcece15Srutigl@gmail.com 
9*edcece15Srutigl@gmail.com #ifndef NPCM845x_ARM_DEF_H
10*edcece15Srutigl@gmail.com #define NPCM845x_ARM_DEF_H
11*edcece15Srutigl@gmail.com 
12*edcece15Srutigl@gmail.com #include <arch.h>
13*edcece15Srutigl@gmail.com #include <common/interrupt_props.h>
14*edcece15Srutigl@gmail.com #include <common/tbbr/tbbr_img_def.h>
15*edcece15Srutigl@gmail.com #include <drivers/arm/gic_common.h>
16*edcece15Srutigl@gmail.com #include <lib/utils_def.h>
17*edcece15Srutigl@gmail.com #include <lib/xlat_tables/xlat_tables_defs.h>
18*edcece15Srutigl@gmail.com #include <plat/arm/common/smccc_def.h>
19*edcece15Srutigl@gmail.com #include <plat/common/common_def.h>
20*edcece15Srutigl@gmail.com 
21*edcece15Srutigl@gmail.com /* This flag will add zones to the MMU so that it will be possible to debug */
22*edcece15Srutigl@gmail.com #ifdef NPCM845X_DEBUG
23*edcece15Srutigl@gmail.com #define ALLOW_DEBUG_MMU
24*edcece15Srutigl@gmail.com #undef ALLOW_DEBUG_MMU
25*edcece15Srutigl@gmail.com #endif /* NPCM845X_DEBUG */
26*edcece15Srutigl@gmail.com 
27*edcece15Srutigl@gmail.com #undef CONFIG_TARGET_ARBEL_PALLADIUM
28*edcece15Srutigl@gmail.com /******************************************************************************
29*edcece15Srutigl@gmail.com  * Definitions common to all ARM standard platforms
30*edcece15Srutigl@gmail.com  *****************************************************************************/
31*edcece15Srutigl@gmail.com 
32*edcece15Srutigl@gmail.com /*
33*edcece15Srutigl@gmail.com  * Root of trust key hash lengths
34*edcece15Srutigl@gmail.com  */
35*edcece15Srutigl@gmail.com #define ARM_ROTPK_HEADER_LEN		19
36*edcece15Srutigl@gmail.com #define ARM_ROTPK_HASH_LEN		32
37*edcece15Srutigl@gmail.com 
38*edcece15Srutigl@gmail.com /* Special value used to verify platform parameters from BL2 to BL31 */
39*edcece15Srutigl@gmail.com #define ARM_BL31_PLAT_PARAM_VAL		ULL(0x0f1e2d3c4b5a6978)
40*edcece15Srutigl@gmail.com 
41*edcece15Srutigl@gmail.com /* No need for system because we have only one cluster */
42*edcece15Srutigl@gmail.com #define ARM_SYSTEM_COUNT		U(0)
43*edcece15Srutigl@gmail.com 
44*edcece15Srutigl@gmail.com #define ARM_CACHE_WRITEBACK_SHIFT	6
45*edcece15Srutigl@gmail.com 
46*edcece15Srutigl@gmail.com /*
47*edcece15Srutigl@gmail.com  * Macros mapping the MPIDR Affinity levels to ARM Platform Power levels.
48*edcece15Srutigl@gmail.com  * The power levels have a 1:1 mapping with the MPIDR affinity levels.
49*edcece15Srutigl@gmail.com  */
50*edcece15Srutigl@gmail.com /* In NPCM845x - refers to cores */
51*edcece15Srutigl@gmail.com #define ARM_PWR_LVL0		MPIDR_AFFLVL0
52*edcece15Srutigl@gmail.com 
53*edcece15Srutigl@gmail.com /* In NPCM845x - refers to cluster */
54*edcece15Srutigl@gmail.com #define ARM_PWR_LVL1		MPIDR_AFFLVL1
55*edcece15Srutigl@gmail.com 
56*edcece15Srutigl@gmail.com /* No need for additional settings because the platform doesn't have system */
57*edcece15Srutigl@gmail.com 
58*edcece15Srutigl@gmail.com /*
59*edcece15Srutigl@gmail.com  * Macros for local power states in ARM platforms encoded by State-ID field
60*edcece15Srutigl@gmail.com  * within the power-state parameter.
61*edcece15Srutigl@gmail.com  */
62*edcece15Srutigl@gmail.com #define NPCM845x_PLAT_PRIMARY_CPU		U(0x0)
63*edcece15Srutigl@gmail.com #define NPCM845x_CLUSTER_COUNT		U(1)
64*edcece15Srutigl@gmail.com 
65*edcece15Srutigl@gmail.com #ifdef SECONDARY_BRINGUP
66*edcece15Srutigl@gmail.com #define NPCM845x_MAX_CPU_PER_CLUSTER	U(2)
67*edcece15Srutigl@gmail.com #define NPCM845x_PLATFORM_CORE_COUNT	U(2)
68*edcece15Srutigl@gmail.com #define NPCM845x_PLATFORM_CLUSTER0_CORE_COUNT	U(2)
69*edcece15Srutigl@gmail.com #else
70*edcece15Srutigl@gmail.com #define NPCM845x_MAX_CPU_PER_CLUSTER	U(4)
71*edcece15Srutigl@gmail.com #define NPCM845x_PLATFORM_CORE_COUNT	U(4)
72*edcece15Srutigl@gmail.com #define NPCM845x_PLATFORM_CLUSTER0_CORE_COUNT	U(4)
73*edcece15Srutigl@gmail.com #endif /* SECONDARY_BRINGUP */
74*edcece15Srutigl@gmail.com 
75*edcece15Srutigl@gmail.com #define NPCM845x_SYSTEM_COUNT					U(0)
76*edcece15Srutigl@gmail.com 
77*edcece15Srutigl@gmail.com /* Memory mapping for NPCM845x */
78*edcece15Srutigl@gmail.com #define NPCM845x_REG_BASE			0xf0000000
79*edcece15Srutigl@gmail.com #define NPCM845x_REG_SIZE			0x0ff16000
80*edcece15Srutigl@gmail.com 
81*edcece15Srutigl@gmail.com /*
82*edcece15Srutigl@gmail.com  *				DRAM
83*edcece15Srutigl@gmail.com  *	0x3fffffff +-------------+
84*edcece15Srutigl@gmail.com  *	           |     BL33    | (non-secure)
85*edcece15Srutigl@gmail.com  *	0x06200000 +-------------+
86*edcece15Srutigl@gmail.com  *	           | BL32 SHARED | (non-secure)
87*edcece15Srutigl@gmail.com  *	0x06000000 +-------------+
88*edcece15Srutigl@gmail.com  *	           |     BL32    | (secure)
89*edcece15Srutigl@gmail.com  *	0x02100000 +-------------+
90*edcece15Srutigl@gmail.com  *	           |     BL31    | (secure)
91*edcece15Srutigl@gmail.com  *	0x02000000 +-------------+
92*edcece15Srutigl@gmail.com  *	           |             | (non-secure)
93*edcece15Srutigl@gmail.com  *	0x00000000 +-------------+
94*edcece15Srutigl@gmail.com  *
95*edcece15Srutigl@gmail.com  *				 Trusted ROM
96*edcece15Srutigl@gmail.com  *	0xfff50000 +-------------+
97*edcece15Srutigl@gmail.com  *	           |  BL1 (ro)   |
98*edcece15Srutigl@gmail.com  *	0xfff40000 +-------------+
99*edcece15Srutigl@gmail.com  */
100*edcece15Srutigl@gmail.com 
101*edcece15Srutigl@gmail.com #define ARM_DRAM1_BASE			ULL(0x00000000)
102*edcece15Srutigl@gmail.com #ifndef CONFIG_TARGET_ARBEL_PALLADIUM
103*edcece15Srutigl@gmail.com /*
104*edcece15Srutigl@gmail.com  * Although npcm845x is 4G,
105*edcece15Srutigl@gmail.com  * consider only 2G Trusted Firmware memory allocation
106*edcece15Srutigl@gmail.com  */
107*edcece15Srutigl@gmail.com #define ARM_DRAM1_SIZE			ULL(0x37000000)
108*edcece15Srutigl@gmail.com #else
109*edcece15Srutigl@gmail.com #define ARM_DRAM1_SIZE			ULL(0x10000000)
110*edcece15Srutigl@gmail.com #define ARM_DRAM1_END			(ARM_DRAM1_BASE + ARM_DRAM1_SIZE - 1U)
111*edcece15Srutigl@gmail.com #endif /* CONFIG_TARGET_ARBEL_PALLADIUM */
112*edcece15Srutigl@gmail.com 
113*edcece15Srutigl@gmail.com /*
114*edcece15Srutigl@gmail.com  * The top 16MB of DRAM1 is configured as secure access only using the TZC
115*edcece15Srutigl@gmail.com  *	- SCP TZC DRAM: If present, DRAM reserved for SCP use
116*edcece15Srutigl@gmail.com  *	- AP TZC DRAM: The remaining TZC secured DRAM reserved for AP use
117*edcece15Srutigl@gmail.com  */
118*edcece15Srutigl@gmail.com 
119*edcece15Srutigl@gmail.com /* Check for redundancy */
120*edcece15Srutigl@gmail.com #ifdef NPCM845X_DEBUG
121*edcece15Srutigl@gmail.com #define PLAT_ARM_NS_IMAGE_BASE	0x0
122*edcece15Srutigl@gmail.com #endif /* NPCM845X_DEBUG */
123*edcece15Srutigl@gmail.com 
124*edcece15Srutigl@gmail.com #define ARM_TZC_DRAM1_SIZE		UL(0x01000000)
125*edcece15Srutigl@gmail.com #define ARM_SCP_TZC_DRAM1_SIZE		PLAT_ARM_SCP_TZC_DRAM1_SIZE
126*edcece15Srutigl@gmail.com #define ARM_SCP_TZC_DRAM1_END		(ARM_SCP_TZC_DRAM1_BASE +	\
127*edcece15Srutigl@gmail.com 					ARM_SCP_TZC_DRAM1_SIZE - 1U)
128*edcece15Srutigl@gmail.com 
129*edcece15Srutigl@gmail.com /*
130*edcece15Srutigl@gmail.com  * Define a 2MB region within the TZC secured DRAM for use by EL3 runtime
131*edcece15Srutigl@gmail.com  * firmware. This region is meant to be NOLOAD and will not be zero
132*edcece15Srutigl@gmail.com  * initialized. Data sections with the attribute `arm_el3_tzc_dram`
133*edcece15Srutigl@gmail.com  * will be placed here.
134*edcece15Srutigl@gmail.com  *
135*edcece15Srutigl@gmail.com  * NPCM845x - Currently the platform doesn't have EL3 implementation
136*edcece15Srutigl@gmail.com  * on secured DRAM.
137*edcece15Srutigl@gmail.com  */
138*edcece15Srutigl@gmail.com #define ARM_EL3_TZC_DRAM1_BASE		(ARM_SCP_TZC_DRAM1_BASE -	\
139*edcece15Srutigl@gmail.com 			ARM_EL3_TZC_DRAM1_SIZE)
140*edcece15Srutigl@gmail.com #define ARM_EL3_TZC_DRAM1_SIZE		UL(0x00200000)	/* 2 MB */
141*edcece15Srutigl@gmail.com #define ARM_EL3_TZC_DRAM1_END		(ARM_EL3_TZC_DRAM1_BASE +	\
142*edcece15Srutigl@gmail.com 			ARM_EL3_TZC_DRAM1_SIZE - 1U)
143*edcece15Srutigl@gmail.com 
144*edcece15Srutigl@gmail.com #define ARM_AP_TZC_DRAM1_BASE		0x02100000
145*edcece15Srutigl@gmail.com #define ARM_AP_TZC_DRAM1_SIZE		(ARM_TZC_DRAM1_SIZE -	\
146*edcece15Srutigl@gmail.com 			(ARM_SCP_TZC_DRAM1_SIZE + \
147*edcece15Srutigl@gmail.com 			ARM_EL3_TZC_DRAM1_SIZE))
148*edcece15Srutigl@gmail.com #define ARM_AP_TZC_DRAM1_END		(ARM_AP_TZC_DRAM1_BASE +	\
149*edcece15Srutigl@gmail.com 			ARM_AP_TZC_DRAM1_SIZE - 1U)
150*edcece15Srutigl@gmail.com 
151*edcece15Srutigl@gmail.com /* Define the Access permissions for Secure peripherals to NS_DRAM */
152*edcece15Srutigl@gmail.com #if ARM_CRYPTOCELL_INTEG
153*edcece15Srutigl@gmail.com /*
154*edcece15Srutigl@gmail.com  * Allow Secure peripheral to read NS DRAM when integrated with CryptoCell.
155*edcece15Srutigl@gmail.com  * This is required by CryptoCell to authenticate BL33 which is loaded
156*edcece15Srutigl@gmail.com  * into the Non Secure DDR.
157*edcece15Srutigl@gmail.com  */
158*edcece15Srutigl@gmail.com #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_RD
159*edcece15Srutigl@gmail.com #else
160*edcece15Srutigl@gmail.com #define ARM_TZC_NS_DRAM_S_ACCESS	TZC_REGION_S_NONE
161*edcece15Srutigl@gmail.com #endif /* ARM_CRYPTOCELL_INTEG */
162*edcece15Srutigl@gmail.com 
163*edcece15Srutigl@gmail.com #ifdef SPD_opteed
164*edcece15Srutigl@gmail.com /*
165*edcece15Srutigl@gmail.com  * BL2 needs to map 4MB at the end of TZC_DRAM1 in order to
166*edcece15Srutigl@gmail.com  * load/authenticate the trusted os extra image. The first 512KB of
167*edcece15Srutigl@gmail.com  * TZC_DRAM1 are reserved for trusted os (OPTEE). The extra image loading
168*edcece15Srutigl@gmail.com  * for OPTEE is paged image which only include the paging part using
169*edcece15Srutigl@gmail.com  * virtual memory but without "init" data. OPTEE will copy the "init" data
170*edcece15Srutigl@gmail.com  * (from pager image) to the first 512KB of TZC_DRAM, and then copy the
171*edcece15Srutigl@gmail.com  * extra image behind the "init" data.
172*edcece15Srutigl@gmail.com  */
173*edcece15Srutigl@gmail.com #define TSP_SEC_MEM_BASE		ARM_AP_TZC_DRAM1_BASE
174*edcece15Srutigl@gmail.com #define TSP_SEC_MEM_SIZE		ARM_AP_TZC_DRAM1_SIZE
175*edcece15Srutigl@gmail.com #define BL32_BASE			ARM_AP_TZC_DRAM1_BASE
176*edcece15Srutigl@gmail.com #define BL32_LIMIT			(ARM_AP_TZC_DRAM1_BASE +	\
177*edcece15Srutigl@gmail.com 									ARM_AP_TZC_DRAM1_SIZE)
178*edcece15Srutigl@gmail.com 
179*edcece15Srutigl@gmail.com #define ARM_OPTEE_PAGEABLE_LOAD_BASE	(	\
180*edcece15Srutigl@gmail.com 			ARM_AP_TZC_DRAM1_BASE + ARM_AP_TZC_DRAM1_SIZE -	\
181*edcece15Srutigl@gmail.com 			ARM_OPTEE_PAGEABLE_LOAD_SIZE)
182*edcece15Srutigl@gmail.com #define ARM_OPTEE_PAGEABLE_LOAD_SIZE	UL(0x400000)
183*edcece15Srutigl@gmail.com #define ARM_OPTEE_PAGEABLE_LOAD_MEM	MAP_REGION_FLAT(	\
184*edcece15Srutigl@gmail.com 			ARM_OPTEE_PAGEABLE_LOAD_BASE,	\
185*edcece15Srutigl@gmail.com 			ARM_OPTEE_PAGEABLE_LOAD_SIZE,	\
186*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
187*edcece15Srutigl@gmail.com 
188*edcece15Srutigl@gmail.com /*
189*edcece15Srutigl@gmail.com  * Map the memory for the OP-TEE core (also known as OP-TEE pager
190*edcece15Srutigl@gmail.com  * when paging support is enabled).
191*edcece15Srutigl@gmail.com  */
192*edcece15Srutigl@gmail.com #define ARM_MAP_OPTEE_CORE_MEM		MAP_REGION_FLAT(	\
193*edcece15Srutigl@gmail.com 			BL32_BASE, BL32_LIMIT - BL32_BASE,	\
194*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
195*edcece15Srutigl@gmail.com #endif /* SPD_opteed */
196*edcece15Srutigl@gmail.com 
197*edcece15Srutigl@gmail.com #define ARM_NS_DRAM1_BASE		ARM_DRAM1_BASE
198*edcece15Srutigl@gmail.com #define ARM_NS_DRAM1_SIZE		(ARM_DRAM1_SIZE -	\
199*edcece15Srutigl@gmail.com 			ARM_TZC_DRAM1_SIZE)
200*edcece15Srutigl@gmail.com #define ARM_NS_DRAM1_END		(ARM_NS_DRAM1_BASE + \
201*edcece15Srutigl@gmail.com 			ARM_NS_DRAM1_SIZE - 1U)
202*edcece15Srutigl@gmail.com 
203*edcece15Srutigl@gmail.com /* The platform doesn't use DRAM2 but it has to have a value for calculation */
204*edcece15Srutigl@gmail.com #define ARM_DRAM2_BASE			0	/* PLAT_ARM_DRAM_BASE */
205*edcece15Srutigl@gmail.com #define ARM_DRAM2_SIZE			1	/* PLAT_ARM_DRAM_SIZE */
206*edcece15Srutigl@gmail.com #define ARM_DRAM2_END			(ARM_DRAM2_BASE + ARM_DRAM2_SIZE - 1U)
207*edcece15Srutigl@gmail.com 
208*edcece15Srutigl@gmail.com #define FIRST_EXT_INTERRUPT_NUM	U(32)
209*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_PHY_TIMER	(U(29) + FIRST_EXT_INTERRUPT_NUM)
210*edcece15Srutigl@gmail.com 
211*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_0		8
212*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_1		9
213*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_2		10
214*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_3		11
215*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_4		12
216*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_5		13
217*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_6		14
218*edcece15Srutigl@gmail.com #define ARM_IRQ_SEC_SGI_7		15
219*edcece15Srutigl@gmail.com 
220*edcece15Srutigl@gmail.com /*
221*edcece15Srutigl@gmail.com  * Define a list of Group 1 Secure and Group 0 interrupt properties
222*edcece15Srutigl@gmail.com  * as per GICv3 terminology. On a GICv2 system or mode,
223*edcece15Srutigl@gmail.com  * the lists will be merged and treated as Group 0 interrupts.
224*edcece15Srutigl@gmail.com  */
225*edcece15Srutigl@gmail.com #define ARM_G1S_IRQ_PROPS(grp)	\
226*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_PHY_TIMER,	\
227*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_LEVEL),	\
228*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_1,	\
229*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE),	\
230*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_2,	\
231*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE),	\
232*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_3,	\
233*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE),	\
234*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_4,	\
235*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE),	\
236*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_5,	\
237*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE),	\
238*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_7,	\
239*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE)
240*edcece15Srutigl@gmail.com 
241*edcece15Srutigl@gmail.com #define ARM_G0_IRQ_PROPS(grp) \
242*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_0,	\
243*edcece15Srutigl@gmail.com 			PLAT_SDEI_NORMAL_PRI, (grp), GIC_INTR_CFG_EDGE),	\
244*edcece15Srutigl@gmail.com 			INTR_PROP_DESC(ARM_IRQ_SEC_SGI_6,	\
245*edcece15Srutigl@gmail.com 			GIC_HIGHEST_SEC_PRIORITY, (grp), GIC_INTR_CFG_EDGE)
246*edcece15Srutigl@gmail.com 
247*edcece15Srutigl@gmail.com #define ARM_MAP_SHARED_RAM		MAP_REGION_FLAT(	\
248*edcece15Srutigl@gmail.com 			ARM_SHARED_RAM_BASE, ARM_SHARED_RAM_SIZE,	\
249*edcece15Srutigl@gmail.com 			MT_DEVICE | MT_RW | MT_SECURE)
250*edcece15Srutigl@gmail.com 
251*edcece15Srutigl@gmail.com #ifdef ALLOW_DEBUG_MMU
252*edcece15Srutigl@gmail.com /* In order to be able to debug,
253*edcece15Srutigl@gmail.com  * the platform needs to add BL33 and BL32 to MMU as well.
254*edcece15Srutigl@gmail.com  */
255*edcece15Srutigl@gmail.com #define ARM_MAP_NS_DRAM1		MAP_REGION_FLAT(	\
256*edcece15Srutigl@gmail.com 			ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_SIZE,	\
257*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_NS)
258*edcece15Srutigl@gmail.com 
259*edcece15Srutigl@gmail.com #ifdef BL32_BASE
260*edcece15Srutigl@gmail.com #define ARM_MAP_BL32_CORE_MEM		MAP_REGION_FLAT(	\
261*edcece15Srutigl@gmail.com 			BL32_BASE, BL32_LIMIT - BL32_BASE,	\
262*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
263*edcece15Srutigl@gmail.com #endif /* BL32_BASE */
264*edcece15Srutigl@gmail.com 
265*edcece15Srutigl@gmail.com #ifdef NPCM845X_DEBUG
266*edcece15Srutigl@gmail.com #define ARM_MAP_SEC_BB_MEM		MAP_REGION_FLAT(	\
267*edcece15Srutigl@gmail.com 			0xFFFB0000, 0x20000,	\
268*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_NS)
269*edcece15Srutigl@gmail.com #endif /* NPCM845X_DEBUG */
270*edcece15Srutigl@gmail.com #endif /* BL32_BASE */
271*edcece15Srutigl@gmail.com 
272*edcece15Srutigl@gmail.com #define ARM_MAP_DRAM2			MAP_REGION_FLAT(	\
273*edcece15Srutigl@gmail.com 			ARM_DRAM2_BASE, ARM_DRAM2_SIZE,	\
274*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_NS)
275*edcece15Srutigl@gmail.com 
276*edcece15Srutigl@gmail.com #define ARM_MAP_TSP_SEC_MEM		MAP_REGION_FLAT(	\
277*edcece15Srutigl@gmail.com 			TSP_SEC_MEM_BASE, TSP_SEC_MEM_SIZE,	\
278*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
279*edcece15Srutigl@gmail.com 
280*edcece15Srutigl@gmail.com #if ARM_BL31_IN_DRAM
281*edcece15Srutigl@gmail.com #define ARM_MAP_BL31_SEC_DRAM		MAP_REGION_FLAT(	\
282*edcece15Srutigl@gmail.com 			BL31_BASE, PLAT_ARM_MAX_BL31_SIZE,	\
283*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
284*edcece15Srutigl@gmail.com #endif /* ARM_BL31_IN_DRAM */
285*edcece15Srutigl@gmail.com 
286*edcece15Srutigl@gmail.com /* Currently the platform doesn't have EL3 implementation on secured DRAM. */
287*edcece15Srutigl@gmail.com #define ARM_MAP_EL3_TZC_DRAM		MAP_REGION_FLAT(	\
288*edcece15Srutigl@gmail.com 			ARM_EL3_TZC_DRAM1_BASE,	\
289*edcece15Srutigl@gmail.com 			ARM_EL3_TZC_DRAM1_SIZE,	\
290*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
291*edcece15Srutigl@gmail.com 
292*edcece15Srutigl@gmail.com #if defined(SPD_spmd)
293*edcece15Srutigl@gmail.com #define ARM_MAP_TRUSTED_DRAM		MAP_REGION_FLAT(	\
294*edcece15Srutigl@gmail.com 			PLAT_ARM_TRUSTED_DRAM_BASE,	\
295*edcece15Srutigl@gmail.com 			PLAT_ARM_TRUSTED_DRAM_SIZE,	\
296*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
297*edcece15Srutigl@gmail.com #endif /* SPD_spmd */
298*edcece15Srutigl@gmail.com 
299*edcece15Srutigl@gmail.com /*
300*edcece15Srutigl@gmail.com  * Mapping for the BL1 RW region. This mapping is needed by BL2
301*edcece15Srutigl@gmail.com  * in order to share the Mbed TLS heap. Since the heap is allocated
302*edcece15Srutigl@gmail.com  * inside BL1, it resides in the BL1 RW region. Hence, BL2 needs access
303*edcece15Srutigl@gmail.com  * to the BL1 RW region in order to be able to access the heap.
304*edcece15Srutigl@gmail.com  */
305*edcece15Srutigl@gmail.com #define ARM_MAP_BL1_RW		MAP_REGION_FLAT(	\
306*edcece15Srutigl@gmail.com 			BL1_RW_BASE, BL1_RW_LIMIT - BL1_RW_BASE,	\
307*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | EL3_PAS)
308*edcece15Srutigl@gmail.com 
309*edcece15Srutigl@gmail.com /*
310*edcece15Srutigl@gmail.com  * If SEPARATE_CODE_AND_RODATA=1 the platform will define a region
311*edcece15Srutigl@gmail.com  * for each section, otherwise one region containing both sections
312*edcece15Srutigl@gmail.com  * is defined.
313*edcece15Srutigl@gmail.com  */
314*edcece15Srutigl@gmail.com #if SEPARATE_CODE_AND_RODATA
315*edcece15Srutigl@gmail.com #define ARM_MAP_BL_RO		MAP_REGION_FLAT(	\
316*edcece15Srutigl@gmail.com 			BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,	\
317*edcece15Srutigl@gmail.com 			MT_CODE | EL3_PAS),	\
318*edcece15Srutigl@gmail.com 			MAP_REGION_FLAT(BL_RO_DATA_BASE,	\
319*edcece15Srutigl@gmail.com 			BL_RO_DATA_END - BL_RO_DATA_BASE,	\
320*edcece15Srutigl@gmail.com 			MT_RO_DATA | EL3_PAS)
321*edcece15Srutigl@gmail.com #else
322*edcece15Srutigl@gmail.com #define ARM_MAP_BL_RO		MAP_REGION_FLAT(	\
323*edcece15Srutigl@gmail.com 			BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,	\
324*edcece15Srutigl@gmail.com 			MT_CODE | EL3_PAS)
325*edcece15Srutigl@gmail.com #endif /* SEPARATE_CODE_AND_RODATA */
326*edcece15Srutigl@gmail.com 
327*edcece15Srutigl@gmail.com #if USE_COHERENT_MEM
328*edcece15Srutigl@gmail.com #define ARM_MAP_BL_COHERENT_RAM		MAP_REGION_FLAT(	\
329*edcece15Srutigl@gmail.com 			BL_COHERENT_RAM_BASE,	\
330*edcece15Srutigl@gmail.com 			BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, \
331*edcece15Srutigl@gmail.com 			MT_DEVICE | MT_RW | EL3_PAS)
332*edcece15Srutigl@gmail.com #endif /* USE_COHERENT_MEM */
333*edcece15Srutigl@gmail.com 
334*edcece15Srutigl@gmail.com #if USE_ROMLIB
335*edcece15Srutigl@gmail.com #define ARM_MAP_ROMLIB_CODE		MAP_REGION_FLAT(	\
336*edcece15Srutigl@gmail.com 			ROMLIB_RO_BASE,	\
337*edcece15Srutigl@gmail.com 			ROMLIB_RO_LIMIT - ROMLIB_RO_BASE,	\
338*edcece15Srutigl@gmail.com 			MT_CODE | MT_SECURE)
339*edcece15Srutigl@gmail.com 
340*edcece15Srutigl@gmail.com #define ARM_MAP_ROMLIB_DATA		MAP_REGION_FLAT(	\
341*edcece15Srutigl@gmail.com 			ROMLIB_RW_BASE,	\
342*edcece15Srutigl@gmail.com 			ROMLIB_RW_END - ROMLIB_RW_BASE,	\
343*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
344*edcece15Srutigl@gmail.com #endif /* USE_ROMLIB */
345*edcece15Srutigl@gmail.com 
346*edcece15Srutigl@gmail.com /*
347*edcece15Srutigl@gmail.com  * Map mem_protect flash region with read and write permissions
348*edcece15Srutigl@gmail.com  */
349*edcece15Srutigl@gmail.com #define ARM_V2M_MAP_MEM_PROTECT		MAP_REGION_FLAT(	\
350*edcece15Srutigl@gmail.com 			PLAT_ARM_MEM_PROT_ADDR,	\
351*edcece15Srutigl@gmail.com 			V2M_FLASH_BLOCK_SIZE,	\
352*edcece15Srutigl@gmail.com 			MT_DEVICE | MT_RW | MT_SECURE)
353*edcece15Srutigl@gmail.com /*
354*edcece15Srutigl@gmail.com  * Map the region for device tree configuration with read and write permissions
355*edcece15Srutigl@gmail.com  */
356*edcece15Srutigl@gmail.com #define ARM_MAP_BL_CONFIG_REGION	MAP_REGION_FLAT(	\
357*edcece15Srutigl@gmail.com 			ARM_BL_RAM_BASE,	\
358*edcece15Srutigl@gmail.com 			(ARM_FW_CONFIGS_LIMIT - ARM_BL_RAM_BASE),	\
359*edcece15Srutigl@gmail.com 			MT_MEMORY | MT_RW | MT_SECURE)
360*edcece15Srutigl@gmail.com 
361*edcece15Srutigl@gmail.com /*
362*edcece15Srutigl@gmail.com  * The max number of regions like RO(code), coherent and data required by
363*edcece15Srutigl@gmail.com  * different BL stages which need to be mapped in the MMU.
364*edcece15Srutigl@gmail.com  */
365*edcece15Srutigl@gmail.com #define ARM_BL_REGIONS			10
366*edcece15Srutigl@gmail.com 
367*edcece15Srutigl@gmail.com #define MAX_MMAP_REGIONS		(	\
368*edcece15Srutigl@gmail.com 			PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)
369*edcece15Srutigl@gmail.com 
370*edcece15Srutigl@gmail.com /* Memory mapped Generic timer interfaces  */
371*edcece15Srutigl@gmail.com #define ARM_SYS_CNTCTL_BASE			UL(0XF07FC000)
372*edcece15Srutigl@gmail.com 
373*edcece15Srutigl@gmail.com #define ARM_CONSOLE_BAUDRATE		115200
374*edcece15Srutigl@gmail.com 
375*edcece15Srutigl@gmail.com /*
376*edcece15Srutigl@gmail.com  * The TBBR document specifies a watchdog timeout of 256 seconds. SP805
377*edcece15Srutigl@gmail.com  * asserts reset after two consecutive countdowns (2 x 128 = 256 sec)
378*edcece15Srutigl@gmail.com  */
379*edcece15Srutigl@gmail.com #define ARM_TWDG_TIMEOUT_SEC		128
380*edcece15Srutigl@gmail.com #define ARM_TWDG_LOAD_VAL		(ARM_SP805_TWDG_CLK_HZ * \
381*edcece15Srutigl@gmail.com 			ARM_TWDG_TIMEOUT_SEC)
382*edcece15Srutigl@gmail.com 
383*edcece15Srutigl@gmail.com /******************************************************************************
384*edcece15Srutigl@gmail.com  * Required platform porting definitions common to all ARM standard platforms
385*edcece15Srutigl@gmail.com  *****************************************************************************/
386*edcece15Srutigl@gmail.com 
387*edcece15Srutigl@gmail.com /*
388*edcece15Srutigl@gmail.com  * Some data must be aligned on the biggest cache line size in the platform.
389*edcece15Srutigl@gmail.com  * This is known only to the platform as it might have a combination of
390*edcece15Srutigl@gmail.com  * integrated and external caches (64 on Arbel).
391*edcece15Srutigl@gmail.com  */
392*edcece15Srutigl@gmail.com #define CACHE_WRITEBACK_GRANULE		(U(1) << ARM_CACHE_WRITEBACK_SHIFT)
393*edcece15Srutigl@gmail.com 
394*edcece15Srutigl@gmail.com /*
395*edcece15Srutigl@gmail.com  * To enable FW_CONFIG to be loaded by BL1, define the corresponding base
396*edcece15Srutigl@gmail.com  * and limit. Leave enough space of BL2 meminfo.
397*edcece15Srutigl@gmail.com  */
398*edcece15Srutigl@gmail.com #define ARM_FW_CONFIG_BASE		(ARM_BL_RAM_BASE + sizeof(meminfo_t))
399*edcece15Srutigl@gmail.com #define ARM_FW_CONFIG_LIMIT		(	\
400*edcece15Srutigl@gmail.com 			(ARM_BL_RAM_BASE + PAGE_SIZE) + (PAGE_SIZE / 2U))
401*edcece15Srutigl@gmail.com 
402*edcece15Srutigl@gmail.com /*
403*edcece15Srutigl@gmail.com  * Boot parameters passed from BL2 to BL31/BL32 are stored here
404*edcece15Srutigl@gmail.com  */
405*edcece15Srutigl@gmail.com #define ARM_BL2_MEM_DESC_BASE		(ARM_FW_CONFIG_LIMIT)
406*edcece15Srutigl@gmail.com #define ARM_BL2_MEM_DESC_LIMIT		(	\
407*edcece15Srutigl@gmail.com 			ARM_BL2_MEM_DESC_BASE + (PAGE_SIZE / 2U))
408*edcece15Srutigl@gmail.com 
409*edcece15Srutigl@gmail.com /*
410*edcece15Srutigl@gmail.com  * Define limit of firmware configuration memory:
411*edcece15Srutigl@gmail.com  * ARM_FW_CONFIG + ARM_BL2_MEM_DESC memory
412*edcece15Srutigl@gmail.com  */
413*edcece15Srutigl@gmail.com #define ARM_FW_CONFIGS_LIMIT		(ARM_BL_RAM_BASE + (PAGE_SIZE * 2))
414*edcece15Srutigl@gmail.com 
415*edcece15Srutigl@gmail.com /*******************************************************************************
416*edcece15Srutigl@gmail.com  * BL1 specific defines.
417*edcece15Srutigl@gmail.com  * BL1 RW data is relocated from ROM to RAM at runtime so we need
418*edcece15Srutigl@gmail.com  * two sets of addresses.
419*edcece15Srutigl@gmail.com  ******************************************************************************/
420*edcece15Srutigl@gmail.com #define BL1_RO_BASE			PLAT_ARM_TRUSTED_ROM_BASE
421*edcece15Srutigl@gmail.com #define BL1_RO_LIMIT			(PLAT_ARM_TRUSTED_ROM_BASE +	\
422*edcece15Srutigl@gmail.com 			(PLAT_ARM_TRUSTED_ROM_SIZE - PLAT_ARM_MAX_ROMLIB_RO_SIZE))
423*edcece15Srutigl@gmail.com /*
424*edcece15Srutigl@gmail.com  * Put BL1 RW at the top of the Trusted SRAM.
425*edcece15Srutigl@gmail.com  */
426*edcece15Srutigl@gmail.com #define BL1_RW_BASE			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE -	\
427*edcece15Srutigl@gmail.com 			(PLAT_ARM_MAX_BL1_RW_SIZE + PLAT_ARM_MAX_ROMLIB_RW_SIZE))
428*edcece15Srutigl@gmail.com #define BL1_RW_LIMIT			(ARM_BL_RAM_BASE +	\
429*edcece15Srutigl@gmail.com 			(ARM_BL_RAM_SIZE - PLAT_ARM_MAX_ROMLIB_RW_SIZE))
430*edcece15Srutigl@gmail.com 
431*edcece15Srutigl@gmail.com #define ROMLIB_RO_BASE			BL1_RO_LIMIT
432*edcece15Srutigl@gmail.com #define ROMLIB_RO_LIMIT			(	\
433*edcece15Srutigl@gmail.com 			PLAT_ARM_TRUSTED_ROM_BASE + PLAT_ARM_TRUSTED_ROM_SIZE)
434*edcece15Srutigl@gmail.com 
435*edcece15Srutigl@gmail.com #define ROMLIB_RW_BASE			(BL1_RW_BASE + PLAT_ARM_MAX_BL1_RW_SIZE)
436*edcece15Srutigl@gmail.com #define ROMLIB_RW_END			(	\
437*edcece15Srutigl@gmail.com 			ROMLIB_RW_BASE + PLAT_ARM_MAX_ROMLIB_RW_SIZE)
438*edcece15Srutigl@gmail.com 
439*edcece15Srutigl@gmail.com /******************************************************************************
440*edcece15Srutigl@gmail.com  * BL2 specific defines.
441*edcece15Srutigl@gmail.com  *****************************************************************************/
442*edcece15Srutigl@gmail.com #if BL2_AT_EL3
443*edcece15Srutigl@gmail.com /* Put BL2 towards the middle of the Trusted SRAM */
444*edcece15Srutigl@gmail.com #define BL2_BASE			(ARM_TRUSTED_SRAM_BASE +	\
445*edcece15Srutigl@gmail.com 			PLAT_ARM_TRUSTED_SRAM_SIZE >> 1) + 0x2000)
446*edcece15Srutigl@gmail.com #define BL2_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
447*edcece15Srutigl@gmail.com #else
448*edcece15Srutigl@gmail.com /*
449*edcece15Srutigl@gmail.com  * Put BL2 just below BL1.
450*edcece15Srutigl@gmail.com  */
451*edcece15Srutigl@gmail.com #define BL2_BASE			(BL1_RW_BASE - PLAT_ARM_MAX_BL2_SIZE)
452*edcece15Srutigl@gmail.com #define BL2_LIMIT			BL1_RW_BASE
453*edcece15Srutigl@gmail.com #endif /* BL2_AT_EL3 */
454*edcece15Srutigl@gmail.com 
455*edcece15Srutigl@gmail.com /*******************************************************************************
456*edcece15Srutigl@gmail.com  * BL31 specific defines.
457*edcece15Srutigl@gmail.com  ******************************************************************************/
458*edcece15Srutigl@gmail.com #if ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION
459*edcece15Srutigl@gmail.com /*
460*edcece15Srutigl@gmail.com  * Put BL31 at the bottom of TZC secured DRAM
461*edcece15Srutigl@gmail.com  */
462*edcece15Srutigl@gmail.com #define BL31_BASE			ARM_AP_TZC_DRAM1_BASE
463*edcece15Srutigl@gmail.com #define BL31_LIMIT			(	\
464*edcece15Srutigl@gmail.com 			ARM_AP_TZC_DRAM1_BASE + PLAT_ARM_MAX_BL31_SIZE)
465*edcece15Srutigl@gmail.com 
466*edcece15Srutigl@gmail.com /*
467*edcece15Srutigl@gmail.com  * For SEPARATE_NOBITS_REGION, BL31 PROGBITS are loaded in TZC secured DRAM.
468*edcece15Srutigl@gmail.com  * And BL31 NOBITS are loaded in Trusted SRAM such that BL2 is overwritten.
469*edcece15Srutigl@gmail.com  */
470*edcece15Srutigl@gmail.com #if SEPARATE_NOBITS_REGION
471*edcece15Srutigl@gmail.com #define BL31_NOBITS_BASE		BL2_BASE
472*edcece15Srutigl@gmail.com #define BL31_NOBITS_LIMIT		BL2_LIMIT
473*edcece15Srutigl@gmail.com #endif /* SEPARATE_NOBITS_REGION */
474*edcece15Srutigl@gmail.com #elif (RESET_TO_BL31)
475*edcece15Srutigl@gmail.com /* Ensure Position Independent support (PIE) is enabled for this config.*/
476*edcece15Srutigl@gmail.com #if !ENABLE_PIE
477*edcece15Srutigl@gmail.com #error "BL31 must be a PIE if RESET_TO_BL31=1."
478*edcece15Srutigl@gmail.com #endif /* !ENABLE_PIE */
479*edcece15Srutigl@gmail.com /*
480*edcece15Srutigl@gmail.com  * Since this is PIE, we can define BL31_BASE to 0x0 since this macro is solely
481*edcece15Srutigl@gmail.com  * used for building BL31 and not used for loading BL31.
482*edcece15Srutigl@gmail.com  */
483*edcece15Srutigl@gmail.com #define NEW_SRAM_ALLOCATION
484*edcece15Srutigl@gmail.com 
485*edcece15Srutigl@gmail.com #ifdef NEW_SRAM_ALLOCATION
486*edcece15Srutigl@gmail.com 	#define BL31_BASE				0x20001000
487*edcece15Srutigl@gmail.com #else
488*edcece15Srutigl@gmail.com 	#define BL31_BASE				0x20001000
489*edcece15Srutigl@gmail.com #endif /* NEW_SRAM_ALLOCATION */
490*edcece15Srutigl@gmail.com 
491*edcece15Srutigl@gmail.com #define BL31_LIMIT			BL2_BASE	/* PLAT_ARM_MAX_BL31_SIZE */
492*edcece15Srutigl@gmail.com #else
493*edcece15Srutigl@gmail.com /* Put BL31 below BL2 in the Trusted SRAM.*/
494*edcece15Srutigl@gmail.com #define BL31_BASE			((ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE) -	\
495*edcece15Srutigl@gmail.com 			PLAT_ARM_MAX_BL31_SIZE)
496*edcece15Srutigl@gmail.com #define BL31_PROGBITS_LIMIT		BL2_BASE
497*edcece15Srutigl@gmail.com 
498*edcece15Srutigl@gmail.com /*
499*edcece15Srutigl@gmail.com  * For BL2_AT_EL3 make sure the BL31 can grow up until BL2_BASE.
500*edcece15Srutigl@gmail.com  * This is because in the BL2_AT_EL3 configuration, BL2 is always resident.
501*edcece15Srutigl@gmail.com  */
502*edcece15Srutigl@gmail.com #if BL2_AT_EL3
503*edcece15Srutigl@gmail.com #define BL31_LIMIT			BL2_BASE
504*edcece15Srutigl@gmail.com #else
505*edcece15Srutigl@gmail.com #define BL31_LIMIT			(ARM_BL_RAM_BASE + ARM_BL_RAM_SIZE)
506*edcece15Srutigl@gmail.com #endif /* BL2_AT_EL3 */
507*edcece15Srutigl@gmail.com #endif /* ARM_BL31_IN_DRAM || SEPARATE_NOBITS_REGION */
508*edcece15Srutigl@gmail.com 
509*edcece15Srutigl@gmail.com /*
510*edcece15Srutigl@gmail.com  * BL32 is mandatory in AArch32. In AArch64, undefine BL32_BASE if there is
511*edcece15Srutigl@gmail.com  * no SPD and no SPM-MM, as they are the only ones that can be used as BL32.
512*edcece15Srutigl@gmail.com  */
513*edcece15Srutigl@gmail.com #if defined(SPD_none) && !SPM_MM
514*edcece15Srutigl@gmail.com #undef BL32_BASE
515*edcece15Srutigl@gmail.com #endif /* SPD_none && !SPM_MM */
516*edcece15Srutigl@gmail.com 
517*edcece15Srutigl@gmail.com /******************************************************************************
518*edcece15Srutigl@gmail.com  * FWU Images: NS_BL1U, BL2U & NS_BL2U defines.
519*edcece15Srutigl@gmail.com  *****************************************************************************/
520*edcece15Srutigl@gmail.com #define BL2U_BASE			BL2_BASE
521*edcece15Srutigl@gmail.com #define BL2U_LIMIT			BL2_LIMIT
522*edcece15Srutigl@gmail.com 
523*edcece15Srutigl@gmail.com #define NS_BL2U_BASE			ARM_NS_DRAM1_BASE
524*edcece15Srutigl@gmail.com #define NS_BL1U_BASE			(PLAT_ARM_NVM_BASE + UL(0x03EB8000))
525*edcece15Srutigl@gmail.com 
526*edcece15Srutigl@gmail.com /*
527*edcece15Srutigl@gmail.com  * ID of the secure physical generic timer interrupt used by the TSP.
528*edcece15Srutigl@gmail.com  */
529*edcece15Srutigl@gmail.com #define TSP_IRQ_SEC_PHY_TIMER		ARM_IRQ_SEC_PHY_TIMER
530*edcece15Srutigl@gmail.com 
531*edcece15Srutigl@gmail.com /*
532*edcece15Srutigl@gmail.com  * One cache line needed for bakery locks on ARM platforms
533*edcece15Srutigl@gmail.com  */
534*edcece15Srutigl@gmail.com #define PLAT_PERCPU_BAKERY_LOCK_SIZE		(1 * CACHE_WRITEBACK_GRANULE)
535*edcece15Srutigl@gmail.com 
536*edcece15Srutigl@gmail.com /* Priority levels for ARM platforms */
537*edcece15Srutigl@gmail.com #define PLAT_RAS_PRI			0x10
538*edcece15Srutigl@gmail.com #define PLAT_SDEI_CRITICAL_PRI		0x60
539*edcece15Srutigl@gmail.com #define PLAT_SDEI_NORMAL_PRI		0x70
540*edcece15Srutigl@gmail.com 
541*edcece15Srutigl@gmail.com /* ARM platforms use 3 upper bits of secure interrupt priority */
542*edcece15Srutigl@gmail.com #define ARM_PRI_BITS			3
543*edcece15Srutigl@gmail.com 
544*edcece15Srutigl@gmail.com /* SGI used for SDEI signalling */
545*edcece15Srutigl@gmail.com #define ARM_SDEI_SGI			ARM_IRQ_SEC_SGI_0
546*edcece15Srutigl@gmail.com 
547*edcece15Srutigl@gmail.com #if SDEI_IN_FCONF
548*edcece15Srutigl@gmail.com /* ARM SDEI dynamic private event max count */
549*edcece15Srutigl@gmail.com #define ARM_SDEI_DP_EVENT_MAX_CNT	3
550*edcece15Srutigl@gmail.com 
551*edcece15Srutigl@gmail.com /* ARM SDEI dynamic shared event max count */
552*edcece15Srutigl@gmail.com #define ARM_SDEI_DS_EVENT_MAX_CNT	3
553*edcece15Srutigl@gmail.com #else
554*edcece15Srutigl@gmail.com /* ARM SDEI dynamic private event numbers */
555*edcece15Srutigl@gmail.com #define ARM_SDEI_DP_EVENT_0		1000
556*edcece15Srutigl@gmail.com #define ARM_SDEI_DP_EVENT_1		1001
557*edcece15Srutigl@gmail.com #define ARM_SDEI_DP_EVENT_2		1002
558*edcece15Srutigl@gmail.com 
559*edcece15Srutigl@gmail.com /* ARM SDEI dynamic shared event numbers */
560*edcece15Srutigl@gmail.com #define ARM_SDEI_DS_EVENT_0		2000
561*edcece15Srutigl@gmail.com #define ARM_SDEI_DS_EVENT_1		2001
562*edcece15Srutigl@gmail.com #define ARM_SDEI_DS_EVENT_2		2002
563*edcece15Srutigl@gmail.com 
564*edcece15Srutigl@gmail.com #define ARM_SDEI_PRIVATE_EVENTS \
565*edcece15Srutigl@gmail.com 	SDEI_DEFINE_EVENT_0(ARM_SDEI_SGI), \
566*edcece15Srutigl@gmail.com 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
567*edcece15Srutigl@gmail.com 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
568*edcece15Srutigl@gmail.com 	SDEI_PRIVATE_EVENT(ARM_SDEI_DP_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
569*edcece15Srutigl@gmail.com 
570*edcece15Srutigl@gmail.com #define ARM_SDEI_SHARED_EVENTS \
571*edcece15Srutigl@gmail.com 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_0, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
572*edcece15Srutigl@gmail.com 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_1, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC), \
573*edcece15Srutigl@gmail.com 	SDEI_SHARED_EVENT(ARM_SDEI_DS_EVENT_2, SDEI_DYN_IRQ, SDEI_MAPF_DYNAMIC)
574*edcece15Srutigl@gmail.com #endif /* SDEI_IN_FCONF */
575*edcece15Srutigl@gmail.com 
576*edcece15Srutigl@gmail.com #endif /* ARM_DEF_H */
577