xref: /rk3399_ARM-atf/include/plat/arm/css/common/css_def.h (revision c099cd3942fb163a7894536c1ebaf4ffbf677a82)
1b4315306SDan Handley /*
2c04a3b6cSSoby Mathew  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7b4315306SDan Handley #ifndef __CSS_DEF_H__
8b4315306SDan Handley #define __CSS_DEF_H__
9b4315306SDan Handley 
10b4315306SDan Handley #include <arm_def.h>
11b2c363b1SJeenu Viswambharan #include <gic_common.h>
12b2c363b1SJeenu Viswambharan #include <interrupt_props.h>
13b4315306SDan Handley #include <tzc400.h>
14b4315306SDan Handley 
15b4315306SDan Handley /*************************************************************************
16b4315306SDan Handley  * Definitions common to all ARM Compute SubSystems (CSS)
17b4315306SDan Handley  *************************************************************************/
18b4315306SDan Handley #define NSROM_BASE			0x1f000000
19b4315306SDan Handley #define NSROM_SIZE			0x00001000
20b4315306SDan Handley 
21b4315306SDan Handley /* Following covers CSS Peripherals excluding NSROM and NSRAM  */
22b4315306SDan Handley #define CSS_DEVICE_BASE			0x20000000
23b4315306SDan Handley #define CSS_DEVICE_SIZE			0x0e000000
24b4315306SDan Handley 
25436223deSYatharth Kochar /* System Security Control Registers */
26436223deSYatharth Kochar #define SSC_REG_BASE			0x2a420000
27436223deSYatharth Kochar #define SSC_GPRETN			(SSC_REG_BASE + 0x030)
28436223deSYatharth Kochar 
29b4315306SDan Handley /* The slave_bootsecure controls access to GPU, DMC and CS. */
30b4315306SDan Handley #define CSS_NIC400_SLAVE_BOOTSECURE	8
31b4315306SDan Handley 
32b4315306SDan Handley /* Interrupt handling constants */
33b4315306SDan Handley #define CSS_IRQ_MHU			69
34b4315306SDan Handley #define CSS_IRQ_GPU_SMMU_0		71
35b4315306SDan Handley #define CSS_IRQ_TZC			80
36b4315306SDan Handley #define CSS_IRQ_TZ_WDOG			86
37a7270d35SVikram Kanigiri #define CSS_IRQ_SEC_SYS_TIMER		91
38b4315306SDan Handley 
3918e279ebSSoby Mathew /* MHU register offsets */
4018e279ebSSoby Mathew #define MHU_CPU_INTR_S_SET_OFFSET	0x308
4118e279ebSSoby Mathew 
429255da5fSSandrine Bailleux /*
43b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure interrupt properties as per GICv3
44b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the interrupts will be treated as
45b2c363b1SJeenu Viswambharan  * Group 0 interrupts.
4627573c59SAchin Gupta  */
47b2c363b1SJeenu Viswambharan #define CSS_G1S_IRQ_PROPS(grp) \
48b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_MHU, GIC_HIGHEST_SEC_PRIORITY, grp, \
49b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
50b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_GPU_SMMU_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
51b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
52b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_TZC, GIC_HIGHEST_SEC_PRIORITY, grp, \
53b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
54b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
55b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
56b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
57b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL)
5827573c59SAchin Gupta 
5918e279ebSSoby Mathew #if CSS_USE_SCMI_SDS_DRIVER
6018e279ebSSoby Mathew /* Memory region for shared data storage */
6118e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_BASE		ARM_SHARED_RAM_BASE
6218e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_SIZE_MAX	0xDC0 /* 3520 bytes */
6327573c59SAchin Gupta /*
6418e279ebSSoby Mathew  * The SCMI Channel is placed right after the SDS region
65c04a3b6cSSoby Mathew  */
6618e279ebSSoby Mathew #define CSS_SCMI_PAYLOAD_BASE		(PLAT_ARM_SDS_MEM_BASE + PLAT_ARM_SDS_MEM_SIZE_MAX)
6718e279ebSSoby Mathew #define CSS_SCMI_MHU_DB_REG_OFF		MHU_CPU_INTR_S_SET_OFFSET
68c04a3b6cSSoby Mathew 
6918e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */
7018e279ebSSoby Mathew /* If SDS is present, then mailbox is at top of SRAM */
7118e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE	(ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE - 0x8)
7218e279ebSSoby Mathew 
7318e279ebSSoby Mathew /* Number of retries for SCP_RAM_READY flag */
7418e279ebSSoby Mathew #define CSS_SCP_READY_10US_RETRIES		1000000 /* Effective timeout of 10000 ms */
7518e279ebSSoby Mathew 
7618e279ebSSoby Mathew #else
77c04a3b6cSSoby Mathew /*
789255da5fSSandrine Bailleux  * SCP <=> AP boot configuration
799255da5fSSandrine Bailleux  *
809255da5fSSandrine Bailleux  * The SCP/AP boot configuration is a 32-bit word located at a known offset from
818e083ecdSVikram Kanigiri  * the start of the Trusted SRAM.
829255da5fSSandrine Bailleux  *
839255da5fSSandrine Bailleux  * Note that the value stored at this address is only valid at boot time, before
84f59821d5SJuan Castillo  * the SCP_BL2 image is transferred to SCP.
859255da5fSSandrine Bailleux  */
868e083ecdSVikram Kanigiri #define SCP_BOOT_CFG_ADDR		PLAT_CSS_SCP_COM_SHARED_MEM_BASE
87b4315306SDan Handley 
8818e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */
8918e279ebSSoby Mathew /* If SDS is not present, then the mailbox is at the bottom of SRAM */
9018e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE
9118e279ebSSoby Mathew 
9218e279ebSSoby Mathew #endif /* CSS_USE_SCMI_SDS_DRIVER */
9318e279ebSSoby Mathew 
94b4315306SDan Handley #define CSS_MAP_DEVICE			MAP_REGION_FLAT(		\
95b4315306SDan Handley 						CSS_DEVICE_BASE,	\
96b4315306SDan Handley 						CSS_DEVICE_SIZE,	\
97b4315306SDan Handley 						MT_DEVICE | MT_RW | MT_SECURE)
98b4315306SDan Handley 
9940111d44SSoby Mathew #define CSS_MAP_NSRAM			MAP_REGION_FLAT(		\
10040111d44SSoby Mathew 						NSRAM_BASE,	\
10140111d44SSoby Mathew 						NSRAM_SIZE,	\
102d0223211SChris Kay 						MT_DEVICE | MT_RW | MT_NS)
10340111d44SSoby Mathew 
104421295a0SVikram Kanigiri /* Platform ID address */
105421295a0SVikram Kanigiri #define SSC_VERSION_OFFSET			0x040
106421295a0SVikram Kanigiri 
107421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_SHIFT		28
108421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_SHIFT		24
109421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_SHIFT		20
110421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_SHIFT		12
111421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_SHIFT		0x0
112421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_MASK			0xf
113421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_MASK		0xf
114421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_MASK		0xf
115421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_MASK		0xff
116421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_MASK		0xfff
117421295a0SVikram Kanigiri 
11809fad498Sdp-arm /* SSC debug configuration registers */
11909fad498Sdp-arm #define SSC_DBGCFG_SET		0x14
12009fad498Sdp-arm #define SSC_DBGCFG_CLR		0x18
12109fad498Sdp-arm 
12209fad498Sdp-arm #define SPIDEN_INT_CLR_SHIFT	6
12309fad498Sdp-arm #define SPIDEN_SEL_SET_SHIFT	7
12409fad498Sdp-arm 
125421295a0SVikram Kanigiri #ifndef __ASSEMBLY__
126421295a0SVikram Kanigiri 
127421295a0SVikram Kanigiri /* SSC_VERSION related accessors */
128421295a0SVikram Kanigiri 
129421295a0SVikram Kanigiri /* Returns the part number of the platform */
130421295a0SVikram Kanigiri #define GET_SSC_VERSION_PART_NUM(val)				\
131421295a0SVikram Kanigiri 		(((val) >> SSC_VERSION_PART_NUM_SHIFT) &	\
132421295a0SVikram Kanigiri 		SSC_VERSION_PART_NUM_MASK)
133421295a0SVikram Kanigiri 
134421295a0SVikram Kanigiri /* Returns the configuration number of the platform */
135421295a0SVikram Kanigiri #define GET_SSC_VERSION_CONFIG(val)				\
136421295a0SVikram Kanigiri 		(((val) >> SSC_VERSION_CONFIG_SHIFT) &		\
137421295a0SVikram Kanigiri 		SSC_VERSION_CONFIG_MASK)
138421295a0SVikram Kanigiri 
139421295a0SVikram Kanigiri #endif /* __ASSEMBLY__ */
140b4315306SDan Handley 
141b4315306SDan Handley /*************************************************************************
142b4315306SDan Handley  * Required platform porting definitions common to all
143b4315306SDan Handley  * ARM Compute SubSystems (CSS)
144b4315306SDan Handley  ************************************************************************/
145b4315306SDan Handley 
146b4315306SDan Handley /*
1477fb9a32dSVikram Kanigiri  * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there
1487fb9a32dSVikram Kanigiri  * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE).
1497fb9a32dSVikram Kanigiri  * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load
1507fb9a32dSVikram Kanigiri  * an SCP_BL2/SCP_BL2U image.
1517fb9a32dSVikram Kanigiri  */
1527fb9a32dSVikram Kanigiri #if CSS_LOAD_SCP_IMAGES
1531ea63d77SSoby Mathew 
1541ea63d77SSoby Mathew #if ARM_BL31_IN_DRAM
1551ea63d77SSoby Mathew #error "SCP_BL2 is not expected to be loaded by BL2 for ARM_BL31_IN_DRAM config"
1561ea63d77SSoby Mathew #endif
1571ea63d77SSoby Mathew 
1587fb9a32dSVikram Kanigiri /*
159f59821d5SJuan Castillo  * Load address of SCP_BL2 in CSS platform ports
1601ea63d77SSoby Mathew  * SCP_BL2 is loaded to the same place as BL31 but it shouldn't overwrite BL1
161*c099cd39SSoby Mathew  * rw data or BL2.  Once SCP_BL2 is transferred to the SCP, it is discarded and
162*c099cd39SSoby Mathew  * BL31 is loaded over the top.
163b4315306SDan Handley  */
164*c099cd39SSoby Mathew #define SCP_BL2_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2_SIZE)
165*c099cd39SSoby Mathew #define SCP_BL2_LIMIT			BL2_BASE
166b4315306SDan Handley 
167*c099cd39SSoby Mathew #define SCP_BL2U_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2U_SIZE)
168*c099cd39SSoby Mathew #define SCP_BL2U_LIMIT			BL2_BASE
1697fb9a32dSVikram Kanigiri #endif /* CSS_LOAD_SCP_IMAGES */
170436223deSYatharth Kochar 
171b4315306SDan Handley /* Load address of Non-Secure Image for CSS platform ports */
172638b034cSRoberto Vargas #define PLAT_ARM_NS_IMAGE_OFFSET	U(0xE0000000)
173b4315306SDan Handley 
174b4315306SDan Handley /* TZC related constants */
17557f78201SSoby Mathew #define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT_ALL
1764b1439c5SVikram Kanigiri 
1773cc17aaeSJeenu Viswambharan /*
1783cc17aaeSJeenu Viswambharan  * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP
1793cc17aaeSJeenu Viswambharan  * command
1803cc17aaeSJeenu Viswambharan  */
1813cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_ON	0
1823cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_OFF	3
1833cc17aaeSJeenu Viswambharan 
1843cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_ON		1
1853cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_OFF		0
1863cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE(state, n)	(((state) >> (n)) & 1)
187785fb92bSSoby Mathew 
188b4315306SDan Handley #endif /* __CSS_DEF_H__ */
189