1b4315306SDan Handley /* 2*c04a3b6cSSoby Mathew * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #ifndef __CSS_DEF_H__ 8b4315306SDan Handley #define __CSS_DEF_H__ 9b4315306SDan Handley 10b4315306SDan Handley #include <arm_def.h> 11b4315306SDan Handley #include <tzc400.h> 12b4315306SDan Handley 13b4315306SDan Handley /************************************************************************* 14b4315306SDan Handley * Definitions common to all ARM Compute SubSystems (CSS) 15b4315306SDan Handley *************************************************************************/ 16b4315306SDan Handley #define NSROM_BASE 0x1f000000 17b4315306SDan Handley #define NSROM_SIZE 0x00001000 18b4315306SDan Handley 19b4315306SDan Handley /* Following covers CSS Peripherals excluding NSROM and NSRAM */ 20b4315306SDan Handley #define CSS_DEVICE_BASE 0x20000000 21b4315306SDan Handley #define CSS_DEVICE_SIZE 0x0e000000 22b4315306SDan Handley 23b4315306SDan Handley #define NSRAM_BASE 0x2e000000 24b4315306SDan Handley #define NSRAM_SIZE 0x00008000 25b4315306SDan Handley 26436223deSYatharth Kochar /* System Security Control Registers */ 27436223deSYatharth Kochar #define SSC_REG_BASE 0x2a420000 28436223deSYatharth Kochar #define SSC_GPRETN (SSC_REG_BASE + 0x030) 29436223deSYatharth Kochar 30b4315306SDan Handley /* The slave_bootsecure controls access to GPU, DMC and CS. */ 31b4315306SDan Handley #define CSS_NIC400_SLAVE_BOOTSECURE 8 32b4315306SDan Handley 33b4315306SDan Handley /* Interrupt handling constants */ 34b4315306SDan Handley #define CSS_IRQ_MHU 69 35b4315306SDan Handley #define CSS_IRQ_GPU_SMMU_0 71 36b4315306SDan Handley #define CSS_IRQ_TZC 80 37b4315306SDan Handley #define CSS_IRQ_TZ_WDOG 86 38a7270d35SVikram Kanigiri #define CSS_IRQ_SEC_SYS_TIMER 91 39b4315306SDan Handley 409255da5fSSandrine Bailleux /* 4127573c59SAchin Gupta * Define a list of Group 1 Secure interrupts as per GICv3 terminology. On a 4227573c59SAchin Gupta * GICv2 system or mode, the interrupts will be treated as Group 0 interrupts. 4327573c59SAchin Gupta */ 4427573c59SAchin Gupta #define CSS_G1S_IRQS CSS_IRQ_MHU, \ 4527573c59SAchin Gupta CSS_IRQ_GPU_SMMU_0, \ 4627573c59SAchin Gupta CSS_IRQ_TZC, \ 4727573c59SAchin Gupta CSS_IRQ_TZ_WDOG, \ 4827573c59SAchin Gupta CSS_IRQ_SEC_SYS_TIMER 4927573c59SAchin Gupta 5027573c59SAchin Gupta /* 51*c04a3b6cSSoby Mathew * The lower Non-secure MHU channel is being used for SCMI for ARM Trusted 52*c04a3b6cSSoby Mathew * Firmware. 53*c04a3b6cSSoby Mathew * TODO: Move SCMI to Secure channel once the migration to SCMI in SCP is 54*c04a3b6cSSoby Mathew * complete. 55*c04a3b6cSSoby Mathew */ 56*c04a3b6cSSoby Mathew #define MHU_CPU_INTR_L_SET_OFFSET 0x108 57*c04a3b6cSSoby Mathew #define MHU_CPU_INTR_H_SET_OFFSET 0x128 58*c04a3b6cSSoby Mathew #define CSS_SCMI_PAYLOAD_BASE (NSRAM_BASE + 0x500) 59*c04a3b6cSSoby Mathew #define CSS_SCMI_MHU_DB_REG_OFF MHU_CPU_INTR_L_SET_OFFSET 60*c04a3b6cSSoby Mathew 61*c04a3b6cSSoby Mathew /* 629255da5fSSandrine Bailleux * SCP <=> AP boot configuration 639255da5fSSandrine Bailleux * 649255da5fSSandrine Bailleux * The SCP/AP boot configuration is a 32-bit word located at a known offset from 658e083ecdSVikram Kanigiri * the start of the Trusted SRAM. 669255da5fSSandrine Bailleux * 679255da5fSSandrine Bailleux * Note that the value stored at this address is only valid at boot time, before 68f59821d5SJuan Castillo * the SCP_BL2 image is transferred to SCP. 699255da5fSSandrine Bailleux */ 708e083ecdSVikram Kanigiri #define SCP_BOOT_CFG_ADDR PLAT_CSS_SCP_COM_SHARED_MEM_BASE 71b4315306SDan Handley 72b4315306SDan Handley #define CSS_MAP_DEVICE MAP_REGION_FLAT( \ 73b4315306SDan Handley CSS_DEVICE_BASE, \ 74b4315306SDan Handley CSS_DEVICE_SIZE, \ 75b4315306SDan Handley MT_DEVICE | MT_RW | MT_SECURE) 76b4315306SDan Handley 77421295a0SVikram Kanigiri /* Platform ID address */ 78421295a0SVikram Kanigiri #define SSC_VERSION_OFFSET 0x040 79421295a0SVikram Kanigiri 80421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_SHIFT 28 81421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_SHIFT 24 82421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_SHIFT 20 83421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_SHIFT 12 84421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_SHIFT 0x0 85421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_MASK 0xf 86421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_MASK 0xf 87421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_MASK 0xf 88421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_MASK 0xff 89421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_MASK 0xfff 90421295a0SVikram Kanigiri 9109fad498Sdp-arm /* SSC debug configuration registers */ 9209fad498Sdp-arm #define SSC_DBGCFG_SET 0x14 9309fad498Sdp-arm #define SSC_DBGCFG_CLR 0x18 9409fad498Sdp-arm 9509fad498Sdp-arm #define SPIDEN_INT_CLR_SHIFT 6 9609fad498Sdp-arm #define SPIDEN_SEL_SET_SHIFT 7 9709fad498Sdp-arm 98421295a0SVikram Kanigiri #ifndef __ASSEMBLY__ 99421295a0SVikram Kanigiri 100421295a0SVikram Kanigiri /* SSC_VERSION related accessors */ 101421295a0SVikram Kanigiri 102421295a0SVikram Kanigiri /* Returns the part number of the platform */ 103421295a0SVikram Kanigiri #define GET_SSC_VERSION_PART_NUM(val) \ 104421295a0SVikram Kanigiri (((val) >> SSC_VERSION_PART_NUM_SHIFT) & \ 105421295a0SVikram Kanigiri SSC_VERSION_PART_NUM_MASK) 106421295a0SVikram Kanigiri 107421295a0SVikram Kanigiri /* Returns the configuration number of the platform */ 108421295a0SVikram Kanigiri #define GET_SSC_VERSION_CONFIG(val) \ 109421295a0SVikram Kanigiri (((val) >> SSC_VERSION_CONFIG_SHIFT) & \ 110421295a0SVikram Kanigiri SSC_VERSION_CONFIG_MASK) 111421295a0SVikram Kanigiri 112421295a0SVikram Kanigiri #endif /* __ASSEMBLY__ */ 113b4315306SDan Handley 114b4315306SDan Handley /************************************************************************* 115b4315306SDan Handley * Required platform porting definitions common to all 116b4315306SDan Handley * ARM Compute SubSystems (CSS) 117b4315306SDan Handley ************************************************************************/ 118b4315306SDan Handley 119b4315306SDan Handley /* 1207fb9a32dSVikram Kanigiri * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there 1217fb9a32dSVikram Kanigiri * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE). 1227fb9a32dSVikram Kanigiri * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load 1237fb9a32dSVikram Kanigiri * an SCP_BL2/SCP_BL2U image. 1247fb9a32dSVikram Kanigiri */ 1257fb9a32dSVikram Kanigiri #if CSS_LOAD_SCP_IMAGES 1267fb9a32dSVikram Kanigiri /* 127f59821d5SJuan Castillo * Load address of SCP_BL2 in CSS platform ports 128d178637dSJuan Castillo * SCP_BL2 is loaded to the same place as BL31. Once SCP_BL2 is transferred to the 129d178637dSJuan Castillo * SCP, it is discarded and BL31 is loaded over the top. 130b4315306SDan Handley */ 131f59821d5SJuan Castillo #define SCP_BL2_BASE BL31_BASE 13253d703a5SYatharth Kochar #define SCP_BL2_LIMIT (SCP_BL2_BASE + PLAT_CSS_MAX_SCP_BL2_SIZE) 133b4315306SDan Handley 134436223deSYatharth Kochar #define SCP_BL2U_BASE BL31_BASE 13553d703a5SYatharth Kochar #define SCP_BL2U_LIMIT (SCP_BL2U_BASE + PLAT_CSS_MAX_SCP_BL2U_SIZE) 1367fb9a32dSVikram Kanigiri #endif /* CSS_LOAD_SCP_IMAGES */ 137436223deSYatharth Kochar 138b4315306SDan Handley /* Load address of Non-Secure Image for CSS platform ports */ 139b4315306SDan Handley #define PLAT_ARM_NS_IMAGE_OFFSET 0xE0000000 140b4315306SDan Handley 141b4315306SDan Handley /* TZC related constants */ 14257f78201SSoby Mathew #define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL 1434b1439c5SVikram Kanigiri 144785fb92bSSoby Mathew /* Trusted mailbox base address common to all CSS */ 145785fb92bSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE 146785fb92bSSoby Mathew 1473cc17aaeSJeenu Viswambharan /* 1483cc17aaeSJeenu Viswambharan * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP 1493cc17aaeSJeenu Viswambharan * command 1503cc17aaeSJeenu Viswambharan */ 1513cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_ON 0 1523cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_OFF 3 1533cc17aaeSJeenu Viswambharan 1543cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_ON 1 1553cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_OFF 0 1563cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE(state, n) (((state) >> (n)) & 1) 157785fb92bSSoby Mathew 158b4315306SDan Handley #endif /* __CSS_DEF_H__ */ 159