1b4315306SDan Handley /* 2c04a3b6cSSoby Mathew * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 3b4315306SDan Handley * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 5b4315306SDan Handley */ 6b4315306SDan Handley 7b4315306SDan Handley #ifndef __CSS_DEF_H__ 8b4315306SDan Handley #define __CSS_DEF_H__ 9b4315306SDan Handley 10b4315306SDan Handley #include <arm_def.h> 11b4315306SDan Handley #include <tzc400.h> 12b4315306SDan Handley 13b4315306SDan Handley /************************************************************************* 14b4315306SDan Handley * Definitions common to all ARM Compute SubSystems (CSS) 15b4315306SDan Handley *************************************************************************/ 16b4315306SDan Handley #define NSROM_BASE 0x1f000000 17b4315306SDan Handley #define NSROM_SIZE 0x00001000 18b4315306SDan Handley 19b4315306SDan Handley /* Following covers CSS Peripherals excluding NSROM and NSRAM */ 20b4315306SDan Handley #define CSS_DEVICE_BASE 0x20000000 21b4315306SDan Handley #define CSS_DEVICE_SIZE 0x0e000000 22b4315306SDan Handley 23b4315306SDan Handley #define NSRAM_BASE 0x2e000000 24b4315306SDan Handley #define NSRAM_SIZE 0x00008000 25b4315306SDan Handley 26436223deSYatharth Kochar /* System Security Control Registers */ 27436223deSYatharth Kochar #define SSC_REG_BASE 0x2a420000 28436223deSYatharth Kochar #define SSC_GPRETN (SSC_REG_BASE + 0x030) 29436223deSYatharth Kochar 30b4315306SDan Handley /* The slave_bootsecure controls access to GPU, DMC and CS. */ 31b4315306SDan Handley #define CSS_NIC400_SLAVE_BOOTSECURE 8 32b4315306SDan Handley 33b4315306SDan Handley /* Interrupt handling constants */ 34b4315306SDan Handley #define CSS_IRQ_MHU 69 35b4315306SDan Handley #define CSS_IRQ_GPU_SMMU_0 71 36b4315306SDan Handley #define CSS_IRQ_TZC 80 37b4315306SDan Handley #define CSS_IRQ_TZ_WDOG 86 38a7270d35SVikram Kanigiri #define CSS_IRQ_SEC_SYS_TIMER 91 39b4315306SDan Handley 40*18e279ebSSoby Mathew /* MHU register offsets */ 41*18e279ebSSoby Mathew #define MHU_CPU_INTR_S_SET_OFFSET 0x308 42*18e279ebSSoby Mathew 439255da5fSSandrine Bailleux /* 4427573c59SAchin Gupta * Define a list of Group 1 Secure interrupts as per GICv3 terminology. On a 4527573c59SAchin Gupta * GICv2 system or mode, the interrupts will be treated as Group 0 interrupts. 4627573c59SAchin Gupta */ 4727573c59SAchin Gupta #define CSS_G1S_IRQS CSS_IRQ_MHU, \ 4827573c59SAchin Gupta CSS_IRQ_GPU_SMMU_0, \ 4927573c59SAchin Gupta CSS_IRQ_TZC, \ 5027573c59SAchin Gupta CSS_IRQ_TZ_WDOG, \ 5127573c59SAchin Gupta CSS_IRQ_SEC_SYS_TIMER 5227573c59SAchin Gupta 53*18e279ebSSoby Mathew #if CSS_USE_SCMI_SDS_DRIVER 54*18e279ebSSoby Mathew /* Memory region for shared data storage */ 55*18e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_BASE ARM_SHARED_RAM_BASE 56*18e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_SIZE_MAX 0xDC0 /* 3520 bytes */ 5727573c59SAchin Gupta /* 58*18e279ebSSoby Mathew * The SCMI Channel is placed right after the SDS region 59c04a3b6cSSoby Mathew */ 60*18e279ebSSoby Mathew #define CSS_SCMI_PAYLOAD_BASE (PLAT_ARM_SDS_MEM_BASE + PLAT_ARM_SDS_MEM_SIZE_MAX) 61*18e279ebSSoby Mathew #define CSS_SCMI_MHU_DB_REG_OFF MHU_CPU_INTR_S_SET_OFFSET 62c04a3b6cSSoby Mathew 63*18e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */ 64*18e279ebSSoby Mathew /* If SDS is present, then mailbox is at top of SRAM */ 65*18e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE (ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE - 0x8) 66*18e279ebSSoby Mathew 67*18e279ebSSoby Mathew /* Number of retries for SCP_RAM_READY flag */ 68*18e279ebSSoby Mathew #define CSS_SCP_READY_10US_RETRIES 1000000 /* Effective timeout of 10000 ms */ 69*18e279ebSSoby Mathew 70*18e279ebSSoby Mathew #else 71c04a3b6cSSoby Mathew /* 729255da5fSSandrine Bailleux * SCP <=> AP boot configuration 739255da5fSSandrine Bailleux * 749255da5fSSandrine Bailleux * The SCP/AP boot configuration is a 32-bit word located at a known offset from 758e083ecdSVikram Kanigiri * the start of the Trusted SRAM. 769255da5fSSandrine Bailleux * 779255da5fSSandrine Bailleux * Note that the value stored at this address is only valid at boot time, before 78f59821d5SJuan Castillo * the SCP_BL2 image is transferred to SCP. 799255da5fSSandrine Bailleux */ 808e083ecdSVikram Kanigiri #define SCP_BOOT_CFG_ADDR PLAT_CSS_SCP_COM_SHARED_MEM_BASE 81b4315306SDan Handley 82*18e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */ 83*18e279ebSSoby Mathew /* If SDS is not present, then the mailbox is at the bottom of SRAM */ 84*18e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE 85*18e279ebSSoby Mathew 86*18e279ebSSoby Mathew #endif /* CSS_USE_SCMI_SDS_DRIVER */ 87*18e279ebSSoby Mathew 88b4315306SDan Handley #define CSS_MAP_DEVICE MAP_REGION_FLAT( \ 89b4315306SDan Handley CSS_DEVICE_BASE, \ 90b4315306SDan Handley CSS_DEVICE_SIZE, \ 91b4315306SDan Handley MT_DEVICE | MT_RW | MT_SECURE) 92b4315306SDan Handley 9340111d44SSoby Mathew #define CSS_MAP_NSRAM MAP_REGION_FLAT( \ 9440111d44SSoby Mathew NSRAM_BASE, \ 9540111d44SSoby Mathew NSRAM_SIZE, \ 9640111d44SSoby Mathew MT_DEVICE | MT_RW | MT_SECURE) 9740111d44SSoby Mathew 98421295a0SVikram Kanigiri /* Platform ID address */ 99421295a0SVikram Kanigiri #define SSC_VERSION_OFFSET 0x040 100421295a0SVikram Kanigiri 101421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_SHIFT 28 102421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_SHIFT 24 103421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_SHIFT 20 104421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_SHIFT 12 105421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_SHIFT 0x0 106421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_MASK 0xf 107421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_MASK 0xf 108421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_MASK 0xf 109421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_MASK 0xff 110421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_MASK 0xfff 111421295a0SVikram Kanigiri 11209fad498Sdp-arm /* SSC debug configuration registers */ 11309fad498Sdp-arm #define SSC_DBGCFG_SET 0x14 11409fad498Sdp-arm #define SSC_DBGCFG_CLR 0x18 11509fad498Sdp-arm 11609fad498Sdp-arm #define SPIDEN_INT_CLR_SHIFT 6 11709fad498Sdp-arm #define SPIDEN_SEL_SET_SHIFT 7 11809fad498Sdp-arm 119421295a0SVikram Kanigiri #ifndef __ASSEMBLY__ 120421295a0SVikram Kanigiri 121421295a0SVikram Kanigiri /* SSC_VERSION related accessors */ 122421295a0SVikram Kanigiri 123421295a0SVikram Kanigiri /* Returns the part number of the platform */ 124421295a0SVikram Kanigiri #define GET_SSC_VERSION_PART_NUM(val) \ 125421295a0SVikram Kanigiri (((val) >> SSC_VERSION_PART_NUM_SHIFT) & \ 126421295a0SVikram Kanigiri SSC_VERSION_PART_NUM_MASK) 127421295a0SVikram Kanigiri 128421295a0SVikram Kanigiri /* Returns the configuration number of the platform */ 129421295a0SVikram Kanigiri #define GET_SSC_VERSION_CONFIG(val) \ 130421295a0SVikram Kanigiri (((val) >> SSC_VERSION_CONFIG_SHIFT) & \ 131421295a0SVikram Kanigiri SSC_VERSION_CONFIG_MASK) 132421295a0SVikram Kanigiri 133421295a0SVikram Kanigiri #endif /* __ASSEMBLY__ */ 134b4315306SDan Handley 135b4315306SDan Handley /************************************************************************* 136b4315306SDan Handley * Required platform porting definitions common to all 137b4315306SDan Handley * ARM Compute SubSystems (CSS) 138b4315306SDan Handley ************************************************************************/ 139b4315306SDan Handley 140b4315306SDan Handley /* 1417fb9a32dSVikram Kanigiri * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there 1427fb9a32dSVikram Kanigiri * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE). 1437fb9a32dSVikram Kanigiri * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load 1447fb9a32dSVikram Kanigiri * an SCP_BL2/SCP_BL2U image. 1457fb9a32dSVikram Kanigiri */ 1467fb9a32dSVikram Kanigiri #if CSS_LOAD_SCP_IMAGES 1471ea63d77SSoby Mathew 1481ea63d77SSoby Mathew #if ARM_BL31_IN_DRAM 1491ea63d77SSoby Mathew #error "SCP_BL2 is not expected to be loaded by BL2 for ARM_BL31_IN_DRAM config" 1501ea63d77SSoby Mathew #endif 1511ea63d77SSoby Mathew 1527fb9a32dSVikram Kanigiri /* 153f59821d5SJuan Castillo * Load address of SCP_BL2 in CSS platform ports 1541ea63d77SSoby Mathew * SCP_BL2 is loaded to the same place as BL31 but it shouldn't overwrite BL1 1551ea63d77SSoby Mathew * rw data. Once SCP_BL2 is transferred to the SCP, it is discarded and BL31 1561ea63d77SSoby Mathew * is loaded over the top. 157b4315306SDan Handley */ 1581ea63d77SSoby Mathew #define SCP_BL2_BASE (BL1_RW_BASE - PLAT_CSS_MAX_SCP_BL2_SIZE) 1591ea63d77SSoby Mathew #define SCP_BL2_LIMIT BL1_RW_BASE 160b4315306SDan Handley 1611ea63d77SSoby Mathew #define SCP_BL2U_BASE (BL1_RW_BASE - PLAT_CSS_MAX_SCP_BL2U_SIZE) 1621ea63d77SSoby Mathew #define SCP_BL2U_LIMIT BL1_RW_BASE 1637fb9a32dSVikram Kanigiri #endif /* CSS_LOAD_SCP_IMAGES */ 164436223deSYatharth Kochar 165b4315306SDan Handley /* Load address of Non-Secure Image for CSS platform ports */ 166b4315306SDan Handley #define PLAT_ARM_NS_IMAGE_OFFSET 0xE0000000 167b4315306SDan Handley 168b4315306SDan Handley /* TZC related constants */ 16957f78201SSoby Mathew #define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT_ALL 1704b1439c5SVikram Kanigiri 1713cc17aaeSJeenu Viswambharan /* 1723cc17aaeSJeenu Viswambharan * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP 1733cc17aaeSJeenu Viswambharan * command 1743cc17aaeSJeenu Viswambharan */ 1753cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_ON 0 1763cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_OFF 3 1773cc17aaeSJeenu Viswambharan 1783cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_ON 1 1793cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_OFF 0 1803cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE(state, n) (((state) >> (n)) & 1) 181785fb92bSSoby Mathew 182b4315306SDan Handley #endif /* __CSS_DEF_H__ */ 183