xref: /rk3399_ARM-atf/include/plat/arm/css/common/css_def.h (revision 09d40e0e08283a249e7dce0e106c07c5141f9b7e)
1b4315306SDan Handley /*
2c04a3b6cSSoby Mathew  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7c3cf06f1SAntonio Nino Diaz #ifndef CSS_DEF_H
8c3cf06f1SAntonio Nino Diaz #define CSS_DEF_H
9b4315306SDan Handley 
10*09d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
11*09d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
12*09d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc400.h>
13*09d40e0eSAntonio Nino Diaz 
14b4315306SDan Handley #include <arm_def.h>
15b4315306SDan Handley 
16b4315306SDan Handley /*************************************************************************
17b4315306SDan Handley  * Definitions common to all ARM Compute SubSystems (CSS)
18b4315306SDan Handley  *************************************************************************/
19b4315306SDan Handley #define NSROM_BASE			0x1f000000
20b4315306SDan Handley #define NSROM_SIZE			0x00001000
21b4315306SDan Handley 
22b4315306SDan Handley /* Following covers CSS Peripherals excluding NSROM and NSRAM  */
23b4315306SDan Handley #define CSS_DEVICE_BASE			0x20000000
24b4315306SDan Handley #define CSS_DEVICE_SIZE			0x0e000000
25b4315306SDan Handley 
26436223deSYatharth Kochar /* System Security Control Registers */
27436223deSYatharth Kochar #define SSC_REG_BASE			0x2a420000
28436223deSYatharth Kochar #define SSC_GPRETN			(SSC_REG_BASE + 0x030)
29436223deSYatharth Kochar 
30722236f2SChandni Cherukuri /* System ID Registers Unit */
31722236f2SChandni Cherukuri #define SID_REG_BASE			0x2a4a0000
32722236f2SChandni Cherukuri #define SID_SYSTEM_ID_OFFSET		0x40
33722236f2SChandni Cherukuri #define SID_SYSTEM_CFG_OFFSET		0x70
34722236f2SChandni Cherukuri 
35b4315306SDan Handley /* The slave_bootsecure controls access to GPU, DMC and CS. */
36b4315306SDan Handley #define CSS_NIC400_SLAVE_BOOTSECURE	8
37b4315306SDan Handley 
38b4315306SDan Handley /* Interrupt handling constants */
39b4315306SDan Handley #define CSS_IRQ_MHU			69
40b4315306SDan Handley #define CSS_IRQ_GPU_SMMU_0		71
41b4315306SDan Handley #define CSS_IRQ_TZC			80
42b4315306SDan Handley #define CSS_IRQ_TZ_WDOG			86
43a7270d35SVikram Kanigiri #define CSS_IRQ_SEC_SYS_TIMER		91
44b4315306SDan Handley 
4518e279ebSSoby Mathew /* MHU register offsets */
4618e279ebSSoby Mathew #define MHU_CPU_INTR_S_SET_OFFSET	0x308
4718e279ebSSoby Mathew 
489255da5fSSandrine Bailleux /*
49b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure interrupt properties as per GICv3
50b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the interrupts will be treated as
51b2c363b1SJeenu Viswambharan  * Group 0 interrupts.
5227573c59SAchin Gupta  */
53b2c363b1SJeenu Viswambharan #define CSS_G1S_IRQ_PROPS(grp) \
54b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_MHU, GIC_HIGHEST_SEC_PRIORITY, grp, \
55b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
56b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_GPU_SMMU_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
57b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
58b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_TZC, GIC_HIGHEST_SEC_PRIORITY, grp, \
59b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
60b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
61b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
62b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
63b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL)
6427573c59SAchin Gupta 
6518e279ebSSoby Mathew #if CSS_USE_SCMI_SDS_DRIVER
6618e279ebSSoby Mathew /* Memory region for shared data storage */
6718e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_BASE		ARM_SHARED_RAM_BASE
6818e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_SIZE_MAX	0xDC0 /* 3520 bytes */
6927573c59SAchin Gupta /*
7018e279ebSSoby Mathew  * The SCMI Channel is placed right after the SDS region
71c04a3b6cSSoby Mathew  */
7218e279ebSSoby Mathew #define CSS_SCMI_PAYLOAD_BASE		(PLAT_ARM_SDS_MEM_BASE + PLAT_ARM_SDS_MEM_SIZE_MAX)
7318e279ebSSoby Mathew #define CSS_SCMI_MHU_DB_REG_OFF		MHU_CPU_INTR_S_SET_OFFSET
74c04a3b6cSSoby Mathew 
7518e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */
7618e279ebSSoby Mathew /* If SDS is present, then mailbox is at top of SRAM */
7718e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE	(ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE - 0x8)
7818e279ebSSoby Mathew 
7918e279ebSSoby Mathew /* Number of retries for SCP_RAM_READY flag */
8018e279ebSSoby Mathew #define CSS_SCP_READY_10US_RETRIES		1000000 /* Effective timeout of 10000 ms */
8118e279ebSSoby Mathew 
8218e279ebSSoby Mathew #else
83c04a3b6cSSoby Mathew /*
849255da5fSSandrine Bailleux  * SCP <=> AP boot configuration
859255da5fSSandrine Bailleux  *
869255da5fSSandrine Bailleux  * The SCP/AP boot configuration is a 32-bit word located at a known offset from
878e083ecdSVikram Kanigiri  * the start of the Trusted SRAM.
889255da5fSSandrine Bailleux  *
899255da5fSSandrine Bailleux  * Note that the value stored at this address is only valid at boot time, before
90f59821d5SJuan Castillo  * the SCP_BL2 image is transferred to SCP.
919255da5fSSandrine Bailleux  */
928e083ecdSVikram Kanigiri #define SCP_BOOT_CFG_ADDR		PLAT_CSS_SCP_COM_SHARED_MEM_BASE
93b4315306SDan Handley 
9418e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */
9518e279ebSSoby Mathew /* If SDS is not present, then the mailbox is at the bottom of SRAM */
9618e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE
9718e279ebSSoby Mathew 
9818e279ebSSoby Mathew #endif /* CSS_USE_SCMI_SDS_DRIVER */
9918e279ebSSoby Mathew 
100b4315306SDan Handley #define CSS_MAP_DEVICE			MAP_REGION_FLAT(		\
101b4315306SDan Handley 						CSS_DEVICE_BASE,	\
102b4315306SDan Handley 						CSS_DEVICE_SIZE,	\
103b4315306SDan Handley 						MT_DEVICE | MT_RW | MT_SECURE)
104b4315306SDan Handley 
10540111d44SSoby Mathew #define CSS_MAP_NSRAM			MAP_REGION_FLAT(		\
10640111d44SSoby Mathew 						NSRAM_BASE,	\
10740111d44SSoby Mathew 						NSRAM_SIZE,	\
108d0223211SChris Kay 						MT_DEVICE | MT_RW | MT_NS)
10940111d44SSoby Mathew 
110d323af9eSDaniel Boulby #if defined(IMAGE_BL2U)
111d323af9eSDaniel Boulby #define CSS_MAP_SCP_BL2U		MAP_REGION_FLAT(		\
112d323af9eSDaniel Boulby 						SCP_BL2U_BASE,		\
113d323af9eSDaniel Boulby 						SCP_BL2U_LIMIT		\
114d323af9eSDaniel Boulby 							- SCP_BL2U_BASE,\
115d323af9eSDaniel Boulby 						MT_RW_DATA | MT_SECURE)
116d323af9eSDaniel Boulby #endif
117d323af9eSDaniel Boulby 
118421295a0SVikram Kanigiri /* Platform ID address */
119421295a0SVikram Kanigiri #define SSC_VERSION_OFFSET			0x040
120421295a0SVikram Kanigiri 
121421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_SHIFT		28
122421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_SHIFT		24
123421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_SHIFT		20
124421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_SHIFT		12
125421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_SHIFT		0x0
126421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_MASK			0xf
127421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_MASK		0xf
128421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_MASK		0xf
129421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_MASK		0xff
130421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_MASK		0xfff
131421295a0SVikram Kanigiri 
132722236f2SChandni Cherukuri #define SID_SYSTEM_ID_PART_NUM_MASK		0xfff
133722236f2SChandni Cherukuri 
13409fad498Sdp-arm /* SSC debug configuration registers */
13509fad498Sdp-arm #define SSC_DBGCFG_SET		0x14
13609fad498Sdp-arm #define SSC_DBGCFG_CLR		0x18
13709fad498Sdp-arm 
13809fad498Sdp-arm #define SPIDEN_INT_CLR_SHIFT	6
13909fad498Sdp-arm #define SPIDEN_SEL_SET_SHIFT	7
14009fad498Sdp-arm 
141421295a0SVikram Kanigiri #ifndef __ASSEMBLY__
142421295a0SVikram Kanigiri 
143421295a0SVikram Kanigiri /* SSC_VERSION related accessors */
144421295a0SVikram Kanigiri 
145421295a0SVikram Kanigiri /* Returns the part number of the platform */
146421295a0SVikram Kanigiri #define GET_SSC_VERSION_PART_NUM(val)				\
147421295a0SVikram Kanigiri 		(((val) >> SSC_VERSION_PART_NUM_SHIFT) &	\
148421295a0SVikram Kanigiri 		SSC_VERSION_PART_NUM_MASK)
149421295a0SVikram Kanigiri 
150421295a0SVikram Kanigiri /* Returns the configuration number of the platform */
151421295a0SVikram Kanigiri #define GET_SSC_VERSION_CONFIG(val)				\
152421295a0SVikram Kanigiri 		(((val) >> SSC_VERSION_CONFIG_SHIFT) &		\
153421295a0SVikram Kanigiri 		SSC_VERSION_CONFIG_MASK)
154421295a0SVikram Kanigiri 
155421295a0SVikram Kanigiri #endif /* __ASSEMBLY__ */
156b4315306SDan Handley 
157b4315306SDan Handley /*************************************************************************
158b4315306SDan Handley  * Required platform porting definitions common to all
159b4315306SDan Handley  * ARM Compute SubSystems (CSS)
160b4315306SDan Handley  ************************************************************************/
161b4315306SDan Handley 
162b4315306SDan Handley /*
1637fb9a32dSVikram Kanigiri  * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there
1647fb9a32dSVikram Kanigiri  * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE).
1657fb9a32dSVikram Kanigiri  * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load
1667fb9a32dSVikram Kanigiri  * an SCP_BL2/SCP_BL2U image.
1677fb9a32dSVikram Kanigiri  */
1687fb9a32dSVikram Kanigiri #if CSS_LOAD_SCP_IMAGES
1691ea63d77SSoby Mathew 
1701ea63d77SSoby Mathew #if ARM_BL31_IN_DRAM
1711ea63d77SSoby Mathew #error "SCP_BL2 is not expected to be loaded by BL2 for ARM_BL31_IN_DRAM config"
1721ea63d77SSoby Mathew #endif
1731ea63d77SSoby Mathew 
1747fb9a32dSVikram Kanigiri /*
175f59821d5SJuan Castillo  * Load address of SCP_BL2 in CSS platform ports
1761ea63d77SSoby Mathew  * SCP_BL2 is loaded to the same place as BL31 but it shouldn't overwrite BL1
177c099cd39SSoby Mathew  * rw data or BL2.  Once SCP_BL2 is transferred to the SCP, it is discarded and
178c099cd39SSoby Mathew  * BL31 is loaded over the top.
179b4315306SDan Handley  */
180c099cd39SSoby Mathew #define SCP_BL2_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2_SIZE)
181c099cd39SSoby Mathew #define SCP_BL2_LIMIT			BL2_BASE
182b4315306SDan Handley 
183c099cd39SSoby Mathew #define SCP_BL2U_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2U_SIZE)
184c099cd39SSoby Mathew #define SCP_BL2U_LIMIT			BL2_BASE
1857fb9a32dSVikram Kanigiri #endif /* CSS_LOAD_SCP_IMAGES */
186436223deSYatharth Kochar 
187b4315306SDan Handley /* Load address of Non-Secure Image for CSS platform ports */
188638b034cSRoberto Vargas #define PLAT_ARM_NS_IMAGE_OFFSET	U(0xE0000000)
189b4315306SDan Handley 
190b4315306SDan Handley /* TZC related constants */
19157f78201SSoby Mathew #define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT_ALL
1924b1439c5SVikram Kanigiri 
1933cc17aaeSJeenu Viswambharan /*
1943cc17aaeSJeenu Viswambharan  * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP
1953cc17aaeSJeenu Viswambharan  * command
1963cc17aaeSJeenu Viswambharan  */
1973cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_ON	0
1983cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_OFF	3
1993cc17aaeSJeenu Viswambharan 
2003cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_ON		1
2013cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_OFF		0
2023cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE(state, n)	(((state) >> (n)) & 1)
203785fb92bSSoby Mathew 
204c3cf06f1SAntonio Nino Diaz #endif /* CSS_DEF_H */
205