xref: /rk3399_ARM-atf/include/plat/arm/css/common/css_def.h (revision db2b34d13dec286208aca859f08f7e4d01e9806c)
1b4315306SDan Handley /*
26f503e0eSTamas Ban  * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
3b4315306SDan Handley  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
5b4315306SDan Handley  */
6b4315306SDan Handley 
7c3cf06f1SAntonio Nino Diaz #ifndef CSS_DEF_H
8c3cf06f1SAntonio Nino Diaz #define CSS_DEF_H
9b4315306SDan Handley 
1009d40e0eSAntonio Nino Diaz #include <common/interrupt_props.h>
1109d40e0eSAntonio Nino Diaz #include <drivers/arm/gic_common.h>
1209d40e0eSAntonio Nino Diaz #include <drivers/arm/tzc400.h>
1309d40e0eSAntonio Nino Diaz 
14b4315306SDan Handley /*************************************************************************
15b4315306SDan Handley  * Definitions common to all ARM Compute SubSystems (CSS)
16b4315306SDan Handley  *************************************************************************/
17b4315306SDan Handley #define NSROM_BASE			0x1f000000
18b4315306SDan Handley #define NSROM_SIZE			0x00001000
19b4315306SDan Handley 
20b4315306SDan Handley /* Following covers CSS Peripherals excluding NSROM and NSRAM  */
21b4315306SDan Handley #define CSS_DEVICE_BASE			0x20000000
22b4315306SDan Handley #define CSS_DEVICE_SIZE			0x0e000000
23b4315306SDan Handley 
24436223deSYatharth Kochar /* System Security Control Registers */
25436223deSYatharth Kochar #define SSC_REG_BASE			0x2a420000
26436223deSYatharth Kochar #define SSC_GPRETN			(SSC_REG_BASE + 0x030)
27436223deSYatharth Kochar 
28722236f2SChandni Cherukuri /* System ID Registers Unit */
29722236f2SChandni Cherukuri #define SID_REG_BASE			0x2a4a0000
30722236f2SChandni Cherukuri #define SID_SYSTEM_ID_OFFSET		0x40
31722236f2SChandni Cherukuri #define SID_SYSTEM_CFG_OFFSET		0x70
326daeec70SVijayenthiran Subramaniam #define SID_NODE_ID_OFFSET		0x60
336daeec70SVijayenthiran Subramaniam #define SID_CHIP_ID_MASK		0xFF
346daeec70SVijayenthiran Subramaniam #define SID_MULTI_CHIP_MODE_MASK	0x100
356daeec70SVijayenthiran Subramaniam #define SID_MULTI_CHIP_MODE_SHIFT	8
36722236f2SChandni Cherukuri 
37b4315306SDan Handley /* The slave_bootsecure controls access to GPU, DMC and CS. */
38b4315306SDan Handley #define CSS_NIC400_SLAVE_BOOTSECURE	8
39b4315306SDan Handley 
40b4315306SDan Handley /* Interrupt handling constants */
41b4315306SDan Handley #define CSS_IRQ_MHU			69
42b4315306SDan Handley #define CSS_IRQ_GPU_SMMU_0		71
43b4315306SDan Handley #define CSS_IRQ_TZC			80
44b4315306SDan Handley #define CSS_IRQ_TZ_WDOG			86
45a7270d35SVikram Kanigiri #define CSS_IRQ_SEC_SYS_TIMER		91
46b4315306SDan Handley 
4718e279ebSSoby Mathew /* MHU register offsets */
4818e279ebSSoby Mathew #define MHU_CPU_INTR_S_SET_OFFSET	0x308
4918e279ebSSoby Mathew 
509255da5fSSandrine Bailleux /*
51b2c363b1SJeenu Viswambharan  * Define a list of Group 1 Secure interrupt properties as per GICv3
52b2c363b1SJeenu Viswambharan  * terminology. On a GICv2 system or mode, the interrupts will be treated as
53b2c363b1SJeenu Viswambharan  * Group 0 interrupts.
5427573c59SAchin Gupta  */
5528b2d86cSMadhukar Pappireddy #define CSS_G1S_INT_PROPS(grp) \
56b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_MHU, GIC_HIGHEST_SEC_PRIORITY, grp, \
57b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
58b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_GPU_SMMU_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
59b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL), \
60b2c363b1SJeenu Viswambharan 	INTR_PROP_DESC(CSS_IRQ_TZC, GIC_HIGHEST_SEC_PRIORITY, grp, \
61b2c363b1SJeenu Viswambharan 			GIC_INTR_CFG_LEVEL)
6227573c59SAchin Gupta 
6328b2d86cSMadhukar Pappireddy #define CSS_G1S_IRQ_PROPS(grp) \
6428b2d86cSMadhukar Pappireddy 	CSS_G1S_INT_PROPS(grp), \
65*9bf31a59SJackson Cooper-Driver 	INTR_PROP_DESC(CSS_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, grp, \
66*9bf31a59SJackson Cooper-Driver 			GIC_INTR_CFG_LEVEL), \
6728b2d86cSMadhukar Pappireddy 	INTR_PROP_DESC(CSS_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, grp, \
6828b2d86cSMadhukar Pappireddy 			GIC_INTR_CFG_LEVEL)
6928b2d86cSMadhukar Pappireddy 
7018e279ebSSoby Mathew #if CSS_USE_SCMI_SDS_DRIVER
7118e279ebSSoby Mathew /* Memory region for shared data storage */
7218e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_BASE		ARM_SHARED_RAM_BASE
7318e279ebSSoby Mathew #define PLAT_ARM_SDS_MEM_SIZE_MAX	0xDC0 /* 3520 bytes */
7427573c59SAchin Gupta /*
7518e279ebSSoby Mathew  * The SCMI Channel is placed right after the SDS region
76c04a3b6cSSoby Mathew  */
7718e279ebSSoby Mathew #define CSS_SCMI_PAYLOAD_BASE		(PLAT_ARM_SDS_MEM_BASE + PLAT_ARM_SDS_MEM_SIZE_MAX)
786f503e0eSTamas Ban #define CSS_SCMI_PAYLOAD_SIZE_MAX	0x100 /* 2x128 bytes for bidirectional communication */
7918e279ebSSoby Mathew #define CSS_SCMI_MHU_DB_REG_OFF		MHU_CPU_INTR_S_SET_OFFSET
80c04a3b6cSSoby Mathew 
8118e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */
8218e279ebSSoby Mathew /* If SDS is present, then mailbox is at top of SRAM */
8318e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE	(ARM_SHARED_RAM_BASE + ARM_SHARED_RAM_SIZE - 0x8)
8418e279ebSSoby Mathew 
8518e279ebSSoby Mathew /* Number of retries for SCP_RAM_READY flag */
8618e279ebSSoby Mathew #define CSS_SCP_READY_10US_RETRIES		1000000 /* Effective timeout of 10000 ms */
8718e279ebSSoby Mathew 
8818e279ebSSoby Mathew #else
89c04a3b6cSSoby Mathew /*
909255da5fSSandrine Bailleux  * SCP <=> AP boot configuration
919255da5fSSandrine Bailleux  *
929255da5fSSandrine Bailleux  * The SCP/AP boot configuration is a 32-bit word located at a known offset from
938e083ecdSVikram Kanigiri  * the start of the Trusted SRAM.
949255da5fSSandrine Bailleux  *
959255da5fSSandrine Bailleux  * Note that the value stored at this address is only valid at boot time, before
96f59821d5SJuan Castillo  * the SCP_BL2 image is transferred to SCP.
979255da5fSSandrine Bailleux  */
988e083ecdSVikram Kanigiri #define SCP_BOOT_CFG_ADDR		PLAT_CSS_SCP_COM_SHARED_MEM_BASE
99b4315306SDan Handley 
10018e279ebSSoby Mathew /* Trusted mailbox base address common to all CSS */
10118e279ebSSoby Mathew /* If SDS is not present, then the mailbox is at the bottom of SRAM */
10218e279ebSSoby Mathew #define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE
10318e279ebSSoby Mathew 
10418e279ebSSoby Mathew #endif /* CSS_USE_SCMI_SDS_DRIVER */
10518e279ebSSoby Mathew 
106b4315306SDan Handley #define CSS_MAP_DEVICE			MAP_REGION_FLAT(		\
107b4315306SDan Handley 						CSS_DEVICE_BASE,	\
108b4315306SDan Handley 						CSS_DEVICE_SIZE,	\
109b4315306SDan Handley 						MT_DEVICE | MT_RW | MT_SECURE)
110b4315306SDan Handley 
11140111d44SSoby Mathew #define CSS_MAP_NSRAM			MAP_REGION_FLAT(		\
11240111d44SSoby Mathew 						NSRAM_BASE,	\
11340111d44SSoby Mathew 						NSRAM_SIZE,	\
114d0223211SChris Kay 						MT_DEVICE | MT_RW | MT_NS)
11540111d44SSoby Mathew 
116d323af9eSDaniel Boulby #if defined(IMAGE_BL2U)
117d323af9eSDaniel Boulby #define CSS_MAP_SCP_BL2U		MAP_REGION_FLAT(		\
118d323af9eSDaniel Boulby 						SCP_BL2U_BASE,		\
119d323af9eSDaniel Boulby 						SCP_BL2U_LIMIT		\
120d323af9eSDaniel Boulby 							- SCP_BL2U_BASE,\
121d323af9eSDaniel Boulby 						MT_RW_DATA | MT_SECURE)
122d323af9eSDaniel Boulby #endif
123d323af9eSDaniel Boulby 
124421295a0SVikram Kanigiri /* Platform ID address */
125421295a0SVikram Kanigiri #define SSC_VERSION_OFFSET			0x040
126421295a0SVikram Kanigiri 
127421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_SHIFT		28
128421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_SHIFT		24
129421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_SHIFT		20
130421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_SHIFT		12
131421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_SHIFT		0x0
132421295a0SVikram Kanigiri #define SSC_VERSION_CONFIG_MASK			0xf
133421295a0SVikram Kanigiri #define SSC_VERSION_MAJOR_REV_MASK		0xf
134421295a0SVikram Kanigiri #define SSC_VERSION_MINOR_REV_MASK		0xf
135421295a0SVikram Kanigiri #define SSC_VERSION_DESIGNER_ID_MASK		0xff
136421295a0SVikram Kanigiri #define SSC_VERSION_PART_NUM_MASK		0xfff
137421295a0SVikram Kanigiri 
138722236f2SChandni Cherukuri #define SID_SYSTEM_ID_PART_NUM_MASK		0xfff
139722236f2SChandni Cherukuri 
14009fad498Sdp-arm /* SSC debug configuration registers */
14109fad498Sdp-arm #define SSC_DBGCFG_SET		0x14
14209fad498Sdp-arm #define SSC_DBGCFG_CLR		0x18
14309fad498Sdp-arm 
14463ca6bbaSZelalem #define SPNIDEN_INT_CLR_SHIFT	4
14563ca6bbaSZelalem #define SPNIDEN_SEL_SET_SHIFT	5
14609fad498Sdp-arm #define SPIDEN_INT_CLR_SHIFT	6
14709fad498Sdp-arm #define SPIDEN_SEL_SET_SHIFT	7
14809fad498Sdp-arm 
149d5dfdeb6SJulius Werner #ifndef __ASSEMBLER__
150421295a0SVikram Kanigiri 
151421295a0SVikram Kanigiri /* SSC_VERSION related accessors */
152421295a0SVikram Kanigiri 
153421295a0SVikram Kanigiri /* Returns the part number of the platform */
154421295a0SVikram Kanigiri #define GET_SSC_VERSION_PART_NUM(val)				\
155421295a0SVikram Kanigiri 		(((val) >> SSC_VERSION_PART_NUM_SHIFT) &	\
156421295a0SVikram Kanigiri 		SSC_VERSION_PART_NUM_MASK)
157421295a0SVikram Kanigiri 
158421295a0SVikram Kanigiri /* Returns the configuration number of the platform */
159421295a0SVikram Kanigiri #define GET_SSC_VERSION_CONFIG(val)				\
160421295a0SVikram Kanigiri 		(((val) >> SSC_VERSION_CONFIG_SHIFT) &		\
161421295a0SVikram Kanigiri 		SSC_VERSION_CONFIG_MASK)
162421295a0SVikram Kanigiri 
163d5dfdeb6SJulius Werner #endif /* __ASSEMBLER__ */
164b4315306SDan Handley 
165b4315306SDan Handley /*************************************************************************
166b4315306SDan Handley  * Required platform porting definitions common to all
167b4315306SDan Handley  * ARM Compute SubSystems (CSS)
168b4315306SDan Handley  ************************************************************************/
169b4315306SDan Handley 
170b4315306SDan Handley /*
1717fb9a32dSVikram Kanigiri  * The loading of SCP images(SCP_BL2 or SCP_BL2U) is done if there
1727fb9a32dSVikram Kanigiri  * respective base addresses are defined (i.e SCP_BL2_BASE, SCP_BL2U_BASE).
1737fb9a32dSVikram Kanigiri  * Hence, `CSS_LOAD_SCP_IMAGES` needs to be set to 1 if BL2 needs to load
1747fb9a32dSVikram Kanigiri  * an SCP_BL2/SCP_BL2U image.
1757fb9a32dSVikram Kanigiri  */
1767fb9a32dSVikram Kanigiri #if CSS_LOAD_SCP_IMAGES
1771ea63d77SSoby Mathew 
1781ea63d77SSoby Mathew #if ARM_BL31_IN_DRAM
1791ea63d77SSoby Mathew #error "SCP_BL2 is not expected to be loaded by BL2 for ARM_BL31_IN_DRAM config"
1801ea63d77SSoby Mathew #endif
1811ea63d77SSoby Mathew 
1827fb9a32dSVikram Kanigiri /*
183f59821d5SJuan Castillo  * Load address of SCP_BL2 in CSS platform ports
1841ea63d77SSoby Mathew  * SCP_BL2 is loaded to the same place as BL31 but it shouldn't overwrite BL1
185c099cd39SSoby Mathew  * rw data or BL2.  Once SCP_BL2 is transferred to the SCP, it is discarded and
186c099cd39SSoby Mathew  * BL31 is loaded over the top.
187b4315306SDan Handley  */
188c099cd39SSoby Mathew #define SCP_BL2_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2_SIZE)
189c099cd39SSoby Mathew #define SCP_BL2_LIMIT			BL2_BASE
190b4315306SDan Handley 
191c099cd39SSoby Mathew #define SCP_BL2U_BASE			(BL2_BASE - PLAT_CSS_MAX_SCP_BL2U_SIZE)
192c099cd39SSoby Mathew #define SCP_BL2U_LIMIT			BL2_BASE
1937fb9a32dSVikram Kanigiri #endif /* CSS_LOAD_SCP_IMAGES */
194436223deSYatharth Kochar 
195b4315306SDan Handley /* Load address of Non-Secure Image for CSS platform ports */
196ece6fd2dSSandrine Bailleux #define PLAT_ARM_NS_IMAGE_BASE		U(0xE0000000)
197b4315306SDan Handley 
1983cc17aaeSJeenu Viswambharan /*
1993cc17aaeSJeenu Viswambharan  * Parsing of CPU and Cluster states, as returned by 'Get CSS Power State' SCP
2003cc17aaeSJeenu Viswambharan  * command
2013cc17aaeSJeenu Viswambharan  */
2023cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_ON	0
2033cc17aaeSJeenu Viswambharan #define CSS_CLUSTER_PWR_STATE_OFF	3
2043cc17aaeSJeenu Viswambharan 
2053cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_ON		1
2063cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE_OFF		0
2073cc17aaeSJeenu Viswambharan #define CSS_CPU_PWR_STATE(state, n)	(((state) >> (n)) & 1)
208785fb92bSSoby Mathew 
209c3cf06f1SAntonio Nino Diaz #endif /* CSS_DEF_H */
210