xref: /rk3399_ARM-atf/include/plat/arm/common/plat_arm.h (revision f1b6b014d79b7522b0494c1595f7cd5900964681)
1 /*
2  * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 #ifndef PLAT_ARM_H
7 #define PLAT_ARM_H
8 
9 #include <stdbool.h>
10 #include <stdint.h>
11 
12 #include <drivers/arm/tzc_common.h>
13 #include <lib/bakery_lock.h>
14 #include <lib/cassert.h>
15 #include <lib/el3_runtime/cpu_data.h>
16 #include <lib/spinlock.h>
17 #include <lib/utils_def.h>
18 #include <lib/xlat_tables/xlat_tables_compat.h>
19 
20 /*******************************************************************************
21  * Forward declarations
22  ******************************************************************************/
23 struct meminfo;
24 struct image_info;
25 struct bl_params;
26 
27 typedef struct arm_tzc_regions_info {
28 	unsigned long long base;
29 	unsigned long long end;
30 	unsigned int sec_attr;
31 	unsigned int nsaid_permissions;
32 } arm_tzc_regions_info_t;
33 
34 /*******************************************************************************
35  * Default mapping definition of the TrustZone Controller for ARM standard
36  * platforms.
37  * Configure:
38  *   - Region 0 with no access;
39  *   - Region 1 with secure access only;
40  *   - the remaining DRAM regions access from the given Non-Secure masters.
41  ******************************************************************************/
42 #if SPM_MM
43 #define ARM_TZC_REGIONS_DEF						\
44 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END,			\
45 		TZC_REGION_S_RDWR, 0},					\
46 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
47 		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
48 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
49 		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
50 	{PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE +	\
51 		PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
52 		PLAT_ARM_TZC_NS_DEV_ACCESS}
53 
54 #else
55 #define ARM_TZC_REGIONS_DEF						\
56 	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END,			\
57 		TZC_REGION_S_RDWR, 0},					\
58 	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
59 		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
60 	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
61 		PLAT_ARM_TZC_NS_DEV_ACCESS}
62 #endif
63 
64 #define ARM_CASSERT_MMAP						  \
65 	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
66 		assert_plat_arm_mmap_mismatch);				  \
67 	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
68 		<= MAX_MMAP_REGIONS,					  \
69 		assert_max_mmap_regions);
70 
71 void arm_setup_romlib(void);
72 
73 #if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
74 /*
75  * Use this macro to instantiate lock before it is used in below
76  * arm_lock_xxx() macros
77  */
78 #define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
79 #define ARM_LOCK_GET_INSTANCE	(&arm_lock)
80 
81 #if !HW_ASSISTED_COHERENCY
82 #define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
83 #else
84 #define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
85 #endif
86 #define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)
87 
88 /*
89  * These are wrapper macros to the Coherent Memory Bakery Lock API.
90  */
91 #define arm_lock_init()		bakery_lock_init(&arm_lock)
92 #define arm_lock_get()		bakery_lock_get(&arm_lock)
93 #define arm_lock_release()	bakery_lock_release(&arm_lock)
94 
95 #else
96 
97 /*
98  * Empty macros for all other BL stages other than BL31 and BL32
99  */
100 #define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
101 #define ARM_LOCK_GET_INSTANCE	0
102 #define arm_lock_init()
103 #define arm_lock_get()
104 #define arm_lock_release()
105 
106 #endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
107 
108 #if ARM_RECOM_STATE_ID_ENC
109 /*
110  * Macros used to parse state information from State-ID if it is using the
111  * recommended encoding for State-ID.
112  */
113 #define ARM_LOCAL_PSTATE_WIDTH		4
114 #define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)
115 
116 /* Macros to construct the composite power state */
117 
118 /* Make composite power state parameter till power level 0 */
119 #if PSCI_EXTENDED_STATE_ID
120 
121 #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
122 		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
123 #else
124 #define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
125 		(((lvl0_state) << PSTATE_ID_SHIFT) | \
126 		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
127 		((type) << PSTATE_TYPE_SHIFT))
128 #endif /* __PSCI_EXTENDED_STATE_ID__ */
129 
130 /* Make composite power state parameter till power level 1 */
131 #define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
132 		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
133 		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))
134 
135 /* Make composite power state parameter till power level 2 */
136 #define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
137 		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
138 		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))
139 
140 #endif /* __ARM_RECOM_STATE_ID_ENC__ */
141 
142 /* ARM State switch error codes */
143 #define STATE_SW_E_PARAM		(-2)
144 #define STATE_SW_E_DENIED		(-3)
145 
146 /* plat_get_rotpk_info() flags */
147 #define ARM_ROTPK_REGS_ID		1
148 #define ARM_ROTPK_DEVEL_RSA_ID		2
149 #define ARM_ROTPK_DEVEL_ECDSA_ID	3
150 
151 
152 /* IO storage utility functions */
153 int arm_io_setup(void);
154 
155 /* Set image specification in IO block policy */
156 int arm_set_image_source(unsigned int image_id, const char *part_name);
157 
158 /* Security utility functions */
159 void arm_tzc400_setup(uintptr_t tzc_base,
160 			const arm_tzc_regions_info_t *tzc_regions);
161 struct tzc_dmc500_driver_data;
162 void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
163 			const arm_tzc_regions_info_t *tzc_regions);
164 
165 /* Console utility functions */
166 void arm_console_boot_init(void);
167 void arm_console_boot_end(void);
168 void arm_console_runtime_init(void);
169 void arm_console_runtime_end(void);
170 
171 /* Systimer utility function */
172 void arm_configure_sys_timer(void);
173 
174 /* PM utility functions */
175 int arm_validate_power_state(unsigned int power_state,
176 			    psci_power_state_t *req_state);
177 int arm_validate_psci_entrypoint(uintptr_t entrypoint);
178 int arm_validate_ns_entrypoint(uintptr_t entrypoint);
179 void arm_system_pwr_domain_save(void);
180 void arm_system_pwr_domain_resume(void);
181 int arm_psci_read_mem_protect(int *enabled);
182 int arm_nor_psci_write_mem_protect(int val);
183 void arm_nor_psci_do_static_mem_protect(void);
184 void arm_nor_psci_do_dyn_mem_protect(void);
185 int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
186 
187 /* Topology utility function */
188 int arm_check_mpidr(u_register_t mpidr);
189 
190 /* BL1 utility functions */
191 void arm_bl1_early_platform_setup(void);
192 void arm_bl1_platform_setup(void);
193 void arm_bl1_plat_arch_setup(void);
194 
195 /* BL2 utility functions */
196 void arm_bl2_early_platform_setup(uintptr_t fw_config, struct meminfo *mem_layout);
197 void arm_bl2_platform_setup(void);
198 void arm_bl2_plat_arch_setup(void);
199 uint32_t arm_get_spsr_for_bl32_entry(void);
200 uint32_t arm_get_spsr_for_bl33_entry(void);
201 int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
202 int arm_bl2_handle_post_image_load(unsigned int image_id);
203 struct bl_params *arm_get_next_bl_params(void);
204 
205 /* BL2 at EL3 functions */
206 void arm_bl2_el3_early_platform_setup(void);
207 void arm_bl2_el3_plat_arch_setup(void);
208 
209 /* BL2U utility functions */
210 void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
211 				void *plat_info);
212 void arm_bl2u_platform_setup(void);
213 void arm_bl2u_plat_arch_setup(void);
214 
215 /* BL31 utility functions */
216 void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
217 				uintptr_t hw_config, void *plat_params_from_bl2);
218 void arm_bl31_platform_setup(void);
219 void arm_bl31_plat_runtime_setup(void);
220 void arm_bl31_plat_arch_setup(void);
221 
222 /* TSP utility functions */
223 void arm_tsp_early_platform_setup(void);
224 
225 /* SP_MIN utility functions */
226 void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
227 				uintptr_t hw_config, void *plat_params_from_bl2);
228 void arm_sp_min_plat_runtime_setup(void);
229 void arm_sp_min_plat_arch_setup(void);
230 
231 /* FIP TOC validity check */
232 bool arm_io_is_toc_valid(void);
233 
234 /* Utility functions for Dynamic Config */
235 void arm_bl2_dyn_cfg_init(void);
236 void arm_bl1_set_mbedtls_heap(void);
237 int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
238 
239 #if MEASURED_BOOT
240 /* Measured boot related functions */
241 void arm_bl1_set_bl2_hash(const image_desc_t *image_desc);
242 void arm_bl2_get_hash(void *data);
243 int arm_set_tos_fw_info(uintptr_t config_base, uintptr_t log_addr,
244 			size_t log_size);
245 int arm_set_nt_fw_info(uintptr_t config_base,
246 /*
247  * Currently OP-TEE does not support reading DTBs from Secure memory
248  * and this option should be removed when feature is supported.
249  */
250 #ifdef SPD_opteed
251 			uintptr_t log_addr,
252 #endif
253 			size_t log_size, uintptr_t *ns_log_addr);
254 #endif /* MEASURED_BOOT */
255 
256 /*
257  * Free the memory storing initialization code only used during an images boot
258  * time so it can be reclaimed for runtime data
259  */
260 void arm_free_init_memory(void);
261 
262 /*
263  * Make the higher level translation tables read-only
264  */
265 void arm_xlat_make_tables_readonly(void);
266 
267 /*
268  * Mandatory functions required in ARM standard platforms
269  */
270 unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
271 void plat_arm_gic_driver_init(void);
272 void plat_arm_gic_init(void);
273 void plat_arm_gic_cpuif_enable(void);
274 void plat_arm_gic_cpuif_disable(void);
275 void plat_arm_gic_redistif_on(void);
276 void plat_arm_gic_redistif_off(void);
277 void plat_arm_gic_pcpu_init(void);
278 void plat_arm_gic_save(void);
279 void plat_arm_gic_resume(void);
280 void plat_arm_security_setup(void);
281 void plat_arm_pwrc_setup(void);
282 void plat_arm_interconnect_init(void);
283 void plat_arm_interconnect_enter_coherency(void);
284 void plat_arm_interconnect_exit_coherency(void);
285 void plat_arm_program_trusted_mailbox(uintptr_t address);
286 bool plat_arm_bl1_fwu_needed(void);
287 __dead2 void plat_arm_error_handler(int err);
288 
289 /*
290  * Optional functions in ARM standard platforms
291  */
292 void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);
293 int arm_get_rotpk_info(void *cookie, void **key_ptr, unsigned int *key_len,
294 	unsigned int *flags);
295 int arm_get_rotpk_info_regs(void **key_ptr, unsigned int *key_len,
296 	unsigned int *flags);
297 int arm_get_rotpk_info_cc(void **key_ptr, unsigned int *key_len,
298 	unsigned int *flags);
299 int arm_get_rotpk_info_dev(void **key_ptr, unsigned int *key_len,
300 	unsigned int *flags);
301 
302 #if ARM_PLAT_MT
303 unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
304 #endif
305 
306 /*
307  * This function is called after loading SCP_BL2 image and it is used to perform
308  * any platform-specific actions required to handle the SCP firmware.
309  */
310 int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);
311 
312 /*
313  * Optional functions required in ARM standard platforms
314  */
315 void plat_arm_io_setup(void);
316 int plat_arm_get_alt_image_source(
317 	unsigned int image_id,
318 	uintptr_t *dev_handle,
319 	uintptr_t *image_spec);
320 unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
321 const mmap_region_t *plat_arm_get_mmap(void);
322 
323 /* Allow platform to override psci_pm_ops during runtime */
324 const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);
325 
326 /* Execution state switch in ARM platforms */
327 int arm_execution_state_switch(unsigned int smc_fid,
328 		uint32_t pc_hi,
329 		uint32_t pc_lo,
330 		uint32_t cookie_hi,
331 		uint32_t cookie_lo,
332 		void *handle);
333 
334 /* Optional functions for SP_MIN */
335 void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
336 			u_register_t arg2, u_register_t arg3);
337 
338 /* global variables */
339 extern plat_psci_ops_t plat_arm_psci_pm_ops;
340 extern const mmap_region_t plat_arm_mmap[];
341 extern const unsigned int arm_pm_idle_states[];
342 
343 /* secure watchdog */
344 void plat_arm_secure_wdt_start(void);
345 void plat_arm_secure_wdt_stop(void);
346 
347 /* Get SOC-ID of ARM platform */
348 uint32_t plat_arm_get_soc_id(void);
349 
350 #endif /* PLAT_ARM_H */
351